# Low Noise, 1 GHz FastFET Op Amps ## **Data Sheet** # ADA4817-1/ADA4817-2 #### **FEATURES** #### **High speed** -3 dB bandwidth (G = 1, R<sub>L</sub> = 100 $\Omega$ ): 1050 MHz Slew rate: 870 V/µs 0.1% settling time: 9 ns Low input bias current: 2 pA Low input capacitance Common-mode capacitance: 1.3 pF Differential-mode capacitance: 0.1 pF Low noise 4 nV/√Hz at 100 kHz 2.5 fA/√Hz at 100 kHz Low distortion: –90 dBc at 10 MHz (G = 1, $R_L$ = 1 $k\Omega$ ) Offset voltage: 2 mV maximum High output current: 40 mA Supply current per amplifier: 19 mA Power-down supply current per amplifier: 1.5 mA #### **APPLICATIONS** Photodiode amplifiers Data acquisition front ends Instrumentation Filters ADC drivers CCD output buffers #### **GENERAL DESCRIPTION** The ADA4817-1 (single) and ADA4817-2 (dual) FastFET<sup>TM</sup> amplifiers are unity-gain stable, ultrahigh speed, voltage feedback amplifiers with FET inputs. These amplifiers were developed with the Analog Devices, Inc., proprietary eXtra fast complementary bipolar (XFCB) process, which allows the amplifiers to achieve ultralow noise (4 nV/ $\sqrt{\text{Hz}}$ ; 2.5 fA/ $\sqrt{\text{Hz}}$ ) as well as very high input impedances. With 1.3 pF of input capacitance, low noise (4 nV/ $\sqrt{\text{Hz}}$ ), low offset voltage (2 mV maximum), and 1050 MHz -3 dB bandwidth, the ADA4817-1/ADA4817-2 are ideal for data acquisition front ends as well as wideband transimpedance applications, such as photodiode preamps. Rev. C Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. #### **CONNECTION DIAGRAMS** With a wide supply voltage range from 5 V to 10 V and the ability to operate on either single or dual supplies, the ADA4817-1/ADA4817-2 are designed to work in a variety of applications including active filtering and ADC driving. The ADA4817-1 is available in a 3 mm $\times$ 3 mm, 8-lead LFCSP and 8-lead SOIC, and the ADA4817-2 is available in a 4 mm $\times$ 4 mm, 16-lead LFCSP. These packages feature a low distortion pinout that improves second harmonic distortion and simplifies circuit board layout. They also feature an exposed paddle that provides a low thermal resistance path to the printed circuit board (PCB). This enables more efficient heat transfer and increases reliability. These products are rated to work over the extended industrial temperature range ( $-40^{\circ}$ C to $+105^{\circ}$ C). # **TABLE OF CONTENTS** | Features | Driving Capacitive Loads | |-----------------------------------------------------|--------------------------------------------------------------| | Applications1 | Thermal Considerations | | Connection Diagrams1 | Power-Down Operation | | General Description1 | Capacitive Feedback16 | | Revision History2 | Higher Frequency Attenuation16 | | Specifications3 | Layout, Grounding, and Bypassing Considerations | | ±5 V Operation3 | Signal Routing17 | | 5 V Operation 4 | Power Supply Bypassing | | Absolute Maximum Ratings5 | Grounding | | Thermal Resistance | Exposed Paddle17 | | Maximum Safe Power Dissipation5 | Leakage Currents18 | | ESD Caution | Input Capacitance | | Pin Configurations and Function Descriptions 6 | Input-to-Input/Output Coupling18 | | Typical Performance Characteristics | Applications Information | | Test Circuits | Low Distortion Pinout | | Theory of Operation14 | Wideband Photodiode Preamp | | Closed-Loop Frequency Response | High Speed JFET Input Instrumentation Amplifier | | Noninverting Closed-Loop Frequency Response14 | Active Low-Pass Filter (LPF) | | Inverting Closed-Loop Frequency Response | Outline Dimensions | | Wideband Operation | Ordering Guide | | | Ordering duide | | REVISION HISTORY | | | 5/2016—Rev. B to Rev. C | 3/2009—Rev. 0 to Rev. A | | Changed CP-8-2 to CP-8-13Throughout | Added 8-Lead SOIC Package | | Changes to Figure 1, Figure 2, and Figure 3 | Changes to Features Section and General Description Section1 | | Changes to Figure 5, Table 5, Figure 6, and Table 6 | Changes to Table 1 | | Changes to Figure 7 and Table 7 | Changes to Table 2 | | Updated Outline Dimensions | Changes to Figure 45 | | Changes to Ordering Guide25 | Changes to Figure 9, Figure 11, and Figure 128 | | | Changes to Figure 21, Figure 22, and Figure 24 | | 5/2013—Rev. A to Rev. B | Changes to Figure 33 | | Changes to Figure 31 | Added Figure 34; Renumbered Sequentially | | Changes to Figure 7 | Changes to Thermal Considerations Section and Power-Down | | Updated Outline Dimensions24 | Operation Section | | Changes to Ordering Guide | Changes to Capacitive Feedback Section and Figure 46 16 | | | Added Higher Frequency Attenuation Section, Figure 47, | | | Figure 48, and Figure 49; Renumbered Sequentially 16 | | | Updated Outline Dimensions24 | 11/2008—Revision 0: Initial Version Data Sheet ADA4817-1/ADA4817-2 # **SPECIFICATIONS** #### **±5 V OPERATION** $T_{A}=25^{\circ}C, +V_{S}=5 \text{ V}, -V_{S}=-5 \text{ V}, G=1, R_{F}=348 \Omega \text{ for } G>1, R_{L}=100 \Omega \text{ to ground, unless otherwise noted.}$ Table 1. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |-----------------------------------------------------|--------------------------------------------------------------------------------|---------------------------|----------------------------|-----|--------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Bandwidth | V <sub>OUT</sub> = 0.1 V p-p | | 1050 | | MHz | | | $V_{OUT} = 2 V p-p$ | | 200 | | MHz | | | $V_{OUT} = 0.1 \text{ V p-p, G} = 2$ | | 390 | | MHz | | Gain Bandwidth Product | V <sub>OUT</sub> = 0.1 V p-p | | ≥410 | | MHz | | Full Power Bandwidth | $V_{IN} = 3.3 \text{ V p-p, G} = 2$ | | 60 | | MHz | | 0.1 dB Flatness | $V_{OUT} = 2 \text{ V p-p, } R_L = 100 \Omega, G = 2$ | | 60 | | MHz | | Slew Rate | V <sub>OUT</sub> = 4 V step | | 870 | | V/µs | | Settling Time to 0.1% | $V_{OUT} = 2 V \text{ step, } G = 2$ | | 9 | | ns | | NOISE/HARMONIC PERFORMANCE | | | | | | | Harmonic Distortion (HD2/HD3) | $f = 1 \text{ MHz}$ , $V_{OUT} = 2 \text{ V p-p}$ , $R_L = 1 \text{ k}\Omega$ | | -113/-117 | | dBc | | | $f = 10 \text{ MHz}$ , $V_{OUT} = 2 \text{ V p-p}$ , $R_L = 1 \text{ k}\Omega$ | | -90/-94 | | dBc | | | $f = 50 \text{ MHz}$ , $V_{OUT} = 2 \text{ V p-p}$ , $R_L = 1 \text{ k}\Omega$ | | -64/-66 | | dBc | | Input Voltage Noise | f = 100 kHz | | 4 | | nV/√Hz | | Input Current Noise | f = 100 kHz | | 2.5 | | fA/√Hz | | DC PERFORMANCE | | | | | | | Input Offset Voltage | | | 0.4 | 2 | mV | | Input Offset Voltage Drift | | | 7 | | μV/°C | | Input Bias Current | | | 2 | 20 | pA | | | T <sub>MIN</sub> to T <sub>MAX</sub> | | 100 | | pA | | Input Bias Offset Current | THIN 32 THINK | | 1 | | pA | | Open-Loop Gain | | 62 | 65 | | dB | | INPUT CHARACTERISTICS | | | | | 1 | | Input Resistance | Common mode | | 500 | | GΩ | | Input Capacitance | Common mode | | 1.3 | | pF | | input capacitance | Differential mode | | 0.1 | | pF | | Input Common-Mode Voltage Range | Biricicital mode | | $-V_{s}$ to $+V_{s} - 2.8$ | | V | | Common-Mode Rejection | $V_{CM} = \pm 0.5 V$ | <b>–77</b> | -90 | | dB | | OUTPUT CHARACTERISTICS | VCM — ±0.5 V | | <del></del> | | ub | | Output Overdrive Recovery Time | $V_{IN} = \pm 2.5 \text{ V, G} = 2$ | | 8 | | ns | | Output Overdrive Recovery Time Output Voltage Swing | VIN — ±2.5 V, G — 2 | $-V_{s} + 1.5 \text{ to}$ | −V <sub>s</sub> + 1.4 to | | V | | Output voltage Swing | | $+V_S - 1.5$ | $+V_S - 1.3$ | | \ \ \ | | | $R_L = 1 k\Omega$ | $-V_s + 1.1 \text{ to}$ | $-V_s + 1$ to | | V | | | 1.62 | +V <sub>S</sub> – 1.1 | $+V_{S}-1$ | | | | Linear Output Current | 1% output error | | 40 | | mA | | Short-Circuit Current | Sinking/sourcing | | 100/170 | | mA | | POWER-DOWN | | | | | | | PD Pin Voltage | Enabled | | >+V <sub>s</sub> - 1 | | V | | _ | Powered down | | $<+V_{S}-3$ | | V | | Turn-On/Turn-Off Time | | | 0.3/1 | | μs | | Input Leakage Current | $\overline{PD} = +V_S$ | | 0.3 | 3 | μΑ | | input Leanage carreit | $\frac{10}{PD} = -V_S$ | | 34 | 61 | I - | | DOWED CLIDDLY | 1 D VS | | J <del>+</del> | UI | μΑ | | POWER SUPPLY | | _ | | 10 | V | | Operating Range | | 5 | 10 | 10 | - | | Quiescent Current per Amplifier | | | 19 | 21 | mA | | Powered Down Quiescent Current | | | 1.5 | 3 | mA | | Positive Power Supply Rejection | $+V_S = 4.5 \text{ V to } 5.5 \text{ V}, -V_S = -5 \text{ V}$ | -67 | -72<br>-72 | | dB | | Negative Power Supply Rejection | $+V_S = 5 \text{ V}, -V_S = -4.5 \text{ V to } -5.5 \text{ V}$ | -67 | -72 | | dB | # ADA4817-1/ADA4817-2 #### **5 V OPERATION** $T_{A}=25^{\circ}C\text{, }+V_{S}=3\text{ V, }-V_{S}=-2\text{ V, }G=1\text{, }R_{F}=348\text{ }\Omega \text{ for }G>1\text{, }R_{L}=100\text{ }\Omega \text{ to ground, unless otherwise noted.}$ Table 2. | Parameter | Test Conditions/Comments | Min | Тур | Max | Unit | |---------------------------------|--------------------------------------------------------------------------|---------------------------|------------------------|-----|----------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Bandwidth | V <sub>OUT</sub> = 0.1 V p-p | | 500 | | MHz | | | V <sub>OUT</sub> = 1 V p-p | | 160 | | MHz | | | $V_{OUT} = 0.1 \text{ V p- p, G} = 2$ | | 280 | | MHz | | Full Power Bandwidth | $V_{IN} = 1 \text{ V p-p, G} = 2$ | | 95 | | MHz | | 0.1 dB Flatness | V <sub>OUT</sub> = 1 V p-p, G = 2 | | 32 | | MHz | | Slew Rate | V <sub>OUT</sub> = 2 V step | | 320 | | V/µs | | Settling Time to 0.1% | $V_{OUT} = 1 \text{ V step, } G = 2$ | | 11 | | ns | | NOISE/HARMONIC PERFORMANCE | · | | | | | | Harmonic Distortion (HD2/HD3) | $f = 1 \text{ MHz}, V_{OUT} = 1 \text{ V p-p}, R_L = 1 \text{ k}\Omega$ | | -87/-88 | | dBc | | | $f = 10 \text{ MHz}, V_{OUT} = 1 \text{ V p-p}, R_L = 1 \text{ k}\Omega$ | | -68/-66 | | dBc | | | $f = 50 \text{ MHz}, V_{OUT} = 1 \text{ V p-p}, R_L = 1 \text{ k}\Omega$ | | -57/-55 | | dBc | | Input Voltage Noise | f = 100 kHz | | 4 | | nV/√H | | Input Current Noise | f = 100 kHz | | 2.5 | | fA/√Hz | | DC PERFORMANCE | | | | | <u> </u> | | Input Offset Voltage | | | 0.5 | 2.3 | mV | | Input Offset Voltage Drift | | | 7 | | μV/°C | | Input Bias Current | | | 2 | 20 | рА | | P | TMIN to TMAX | | 100 | | pA | | Input Bias Offset Current | | | 1 | | pA | | Open-Loop Gain | | 61 | 63 | | dB | | INPUT CHARACTERISTICS | | | | | | | Input Resistance | Common mode | | 500 | | GΩ | | Input Capacitance | Common mode | | 1.3 | | pF | | p | Differential mode | | 0.1 | | pF | | Input Common-Mode Voltage Range | | | $-V_5$ to $+V_5 - 2.9$ | | v | | Common-Mode Rejection | $V_{CM} = \pm 0.25 \text{ V}$ | -72 | -83 | | dB | | OUTPUT CHARACTERISTICS | **** | | | | | | Output Overdrive Recovery Time | $V_{IN} = \pm 1.25 \text{ V, G} = 2$ | | 13 | | ns | | Output Voltage Swing | $R_L = 100 \Omega$ | $-V_{s} + 1.3 \text{ to}$ | -V <sub>s</sub> + 1 to | | V | | <b>-</b> | | +V <sub>S</sub> - 1.3 | +V <sub>s</sub> - 1.2 | | | | | $R_L = 1 \text{ k}\Omega$ | $-V_{s} + 1 \text{ to}$ | $-V_{S} + 0.9$ to | | V | | | | +V <sub>S</sub> - 1.1 | $+V_{S}-1$ | | | | Linear Output Current | 1% output error | | 20 | | mA | | Short-Circuit Current | Sinking/sourcing | | 40/130 | | mA | | POWER-DOWN | | | | | | | PD Pin Voltage | Enabled | | >+V <sub>S</sub> - 1 | | V | | | Powered down | | $<+V_{S}-3$ | | V | | Turn-On/Turn-Off Time | | | 0.2/0.7 | | μs | | Input Leakage Current | $\overline{PD} = +V_S$ | | 0.2 | 3 | μΑ | | | $\overline{PD} = -V_S$ | | 31 | 53 | μΑ | | POWER SUPPLY | | | | | | | Operating Range | | 5 | | 10 | V | | Quiescent Current per Amplifier | | | 14 | 16 | mA | | Powered Down Quiescent Current | | | 1.5 | 2.8 | mA | | Positive Power Supply Rejection | $+V_S = 4.75 \text{ V to } 5.25 \text{ V}, -V_S = 0 \text{ V}$ | -66 | –71 | | dB | | Negative Power Supply Rejection | $+V_S = 5 \text{ V}, -V_S = -0.25 \text{ V to } +0.25 \text{ V}$ | -63 | -69 | | dB | ## ABSOLUTE MAXIMUM RATINGS Table 3. | Parameter | Rating | |--------------------------------------|-----------------------------------------| | Supply Voltage | 10.6 V | | Power Dissipation | See Figure 4 | | Common-Mode Input Voltage Range | $-V_S - 0.5 V \text{ to } +V_S + 0.5 V$ | | Differential Input Voltage | ±V <sub>S</sub> | | Storage Temperature Range | −65°C to +125°C | | Operating Temperature Range | -40°C to +105°C | | Lead Temperature (Soldering, 10 sec) | 300°C | | Junction Temperature | 150°C | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### THERMAL RESISTANCE $\theta_{JA}$ is specified for the worst-case conditions, that is, $\theta_{JA}$ is specified for a device soldered in the circuit board for the surface-mount packages. Table 4. | Package Type | θја | θιс | Unit | |---------------------------|-----|-----|------| | 8-Lead LFCSP (ADA4817-1) | 94 | 29 | °C/W | | 8-Lead SOIC (ADA4817-1) | 79 | 29 | °C/W | | 16-Lead LFCSP (ADA4817-2) | 64 | 14 | °C/W | #### **MAXIMUM SAFE POWER DISSIPATION** The maximum safe power dissipation for the ADA4817-1/ADA4817-2 is limited by the associated rise in junction temperature (T<sub>J</sub>) on the die. At approximately 150°C (which is the glass transition temperature), the properties of the plastic change. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the ADA4817-1/ADA4817-2. Exceeding a junction temperature of 175°C for an extended period can result in changes in silicon devices, potentially causing degradation or loss of functionality. The power dissipated in the package ( $P_D$ ) is the sum of the quiescent power dissipation and the power dissipated in the die due to the ADA4817-1/ADA4817-2 drive at the output. The quiescent power is the voltage between the supply pins ( $V_S$ ) multiplied by the quiescent current ( $I_S$ ). $$P_D = Quiescent Power + (Total Drive Power - Load Power)$$ (1) $$P_D = \left(V_S \times I_S\right) + \left(\frac{V_S}{2} \times \frac{V_{OUT}}{R_L}\right) - \frac{{V_{OUT}}^2}{R_L}$$ (2) Consider rms output voltages. If $R_L$ is referenced to $-V_S$ , as in single-supply operation, the total drive power is $V_S \times I_{OUT}$ . If the rms signal levels are indeterminate, consider the worst-case scenario, when $V_{OUT} = V_S/4$ for $R_L$ to midsupply. $$P_D = \left(V_S \times I_S\right) + \frac{\left(V_S/4\right)^2}{R_I} \tag{3}$$ In single-supply operation with $R_L$ referenced to $-V_s$ , the worst-case situation is $V_{OUT} = V_s/2$ . Airflow increases heat dissipation, effectively reducing $\theta_{JA}$ . More metal directly in contact with the package leads and exposed paddle from metal traces, throughholes, ground, and power planes also reduces $\theta_{JA}$ . Figure 4 shows the maximum safe power dissipation in the package vs. the ambient temperature for the exposed paddle 8-lead LFCSP (single 94°C/W), 8-lead SOIC (single 79°C/W) and 16-lead LFCSP (dual 64°C/W) packages on JEDEC standard 4-layer boards. $\theta_{IA}$ values are approximations. Figure 4. Maximum Safe Power Dissipation vs. Ambient Temperature for a 4-Layer Board #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 5. ADA4817-1 Pin Configuration (8-Lead LFCSP) Table 5. ADA4817-1 Pin Function Descriptions (8-Lead LFCSP) | Pin No. | Mnemonic | Description | |---------|--------------------|--------------------------------------------------------------------------------| | 1 | PD | Power-Down. Do not leave floating. | | 2 | FB | Feedback Pin. | | 3 | -IN | Inverting Input. | | 4 | +IN | Noninverting Input. | | 5 | -V <sub>s</sub> | Negative Supply. | | 6 | NIC | No Internal Connection. | | 7 | OUT | Output. | | 8 | +V <sub>S</sub> | Positive Supply. | | | Exposed pad (EPAD) | Exposed Pad. Can be connected to GND, –V <sub>5</sub> plane, or left floating. | Figure 6. ADA4817-1 Pin Configuration (8-Lead SOIC) Table 6. ADA4817-1 Pin Function Descriptions (8-Lead SOIC) | Pin No. | Mnemonic | Description | |---------|--------------------|-----------------------------------------------------------------------| | 1 | FB | Feedback Pin. | | 2 | -IN | Inverting Input. | | 3 | +IN | Noninverting Input. | | 4 | -V <sub>s</sub> | Negative Supply. | | 5 | NIC | No Internal Connection. | | 6 | OUT | Output. | | 7 | +V <sub>S</sub> | Positive Supply. | | 8 | PD | Power-Down. Do not leave floating. | | | Exposed pad (EPAD) | Exposed Pad. Can be connected to GND, $-V_s$ plane, or left floating. | Figure 7. ADA4817-2 Pin Configuration (16-Lead LFCSP) Table 7. ADA4817-2 Pin Function Descriptions (16-Lead LFCSP) | Pin No. | Mnemonic | Description | |---------|--------------------------|-----------------------------------------------------------------------| | 1 | -IN1 | Inverting Input 1. | | 2 | +IN1 | Noninverting Input 1. | | 3, 11 | NIC | No Internal Connection. | | 4 | -V <sub>S2</sub> | Negative Supply 2. | | 5 | OUT2 | Output 2. | | 6 | +V <sub>S2</sub> | Positive Supply 2. | | 7 | PD2 | Power-Down 2. Do not leave floating. | | 8 | FB2 | Feedback Pin 2. | | 9 | -IN2 | Inverting Input 2. | | 10 | +IN2 | Noninverting Input 2. | | 12 | -V <sub>S1</sub> | Negative Supply 1. | | 13 | OUT1 | Output 1. | | 14 | + <b>V</b> <sub>S1</sub> | Positive Supply 1. | | 15 | PD1 | Power-Down 1. Do not leave floating. | | 16 | FB1 | Feedback Pin 1. | | | Exposed pad (EPAD) | Exposed Pad. Can be connected to GND, $-V_S$ plane, or left floating. | ## TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C, $V_S = \pm 5$ V, G = 1, $(R_F = 348 \ \Omega \text{ for } G > 1)$ , $R_L = 100 \ \Omega \text{ to ground, small signal } V_{OUT} = 100 \ mV \text{ p-p, large signal } V_{OUT} = 2 \ V \text{ p-p, unless noted otherwise.}$ Figure 8. Small Signal Frequency Response for Various Gains (LFCSP) Figure 9. Small Signal Frequency Response for Various Supplies Figure 10. Small Signal Frequency Response for Various C. Figure 11. Large Signal Frequency Response for Various Gains Figure 12. Large Signal Frequency Response for Various Supplies Figure 13. Small Signal Frequency Response for Various R<sub>F</sub> Figure 14. 0.1 dB Flatness Frequency Response vs. Gain and Output Voltage Figure 15. Distortion vs. Frequency for Various Loads, $V_{OUT} = 2 V p-p$ Figure 16. Distortion vs. Frequency for Various Supplies, G = 2, $V_{OUT} = 2 V p-p$ Figure 17. Small Signal Frequency Response vs. Temperature Figure 18. Distortion vs. Frequency for Various Supplies, $V_{OUT} = 2 V p - p$ Figure 19. Distortion vs. Output Voltage for Various Loads Figure 20. Small Signal Transient Response Figure 21. Small Signal Transient Response vs. Package Figure 22. Output Overdrive Recovery Figure 23. Small Signal Transient Response Figure 24. Large Signal Transient Response Figure 25. 0.1% Short-Term Settling Time Figure 26. PSRR vs. Frequency Figure 27. CMRR vs. Frequency Figure 28. Output Impedance vs. Frequency Figure 29. Offset Voltage vs. Temperature Figure 30. Input Voltage Noise Figure 31. Quiescent Current vs. Temperature for Various Supply Voltages Figure 32. Output Saturation Voltage vs. Temperature Figure 33. Open-Loop Gain and Phase vs. Frequency Figure 34. Input Offset Voltage Histogram ## **TEST CIRCUITS** The output feedback pins are used for ease of layout as shown in Figure 35 to Figure 40. Figure 35. G = 1 Configuration Figure 36. Positive Power Supply Rejection Figure 37. Capacitive Load Configuration Figure 38. Noninverting Gain Configuration Figure 39. Negative Power Supply Rejection Figure 40. Common-Mode Rejection ### THEORY OF OPERATION The ADA4817-1/ADA4817-2 are voltage feedback operational amplifiers that combine new architecture for FET input operational amplifiers with the eXtra fast complementary bipolar (XFCB) process from Analog Devices, resulting in an outstanding combination of speed and low noise. The innovative high speed FET input stage handles common-mode signals from the negative supply to within 2.7 V of the positive rail. This stage is combined with an H-bridge to attain an 870 V/us slew rate and low distortion, in addition to 4 nV/ $\sqrt{\text{Hz}}$ input voltage noise. The amplifier features a high speed output stage capable of driving heavy loads sourcing and sinking up to 40 mA of linear current. Supply current and offset current are laser trimmed for optimum performance. These specifications make the ADA4817-1/ADA4817-2 a great choice for high speed instrumentation and high resolution data acquisition systems. Its low noise, picoamp input current, precision offset, and high speed make them superb preamps for fast photodiode applications. #### **CLOSED-LOOP FREQUENCY RESPONSE** The ADA4817-1/ADA4817-2 are classic voltage feedback amplifiers with an open-loop frequency response that can be approximated as the integrator response shown in Figure 43. Basic closed-loop frequency response for inverting and noninverting configurations can be derived from the schematics shown in Figure 41 and Figure 42. Figure 41. Noninverting Configuration Figure 42. Inverting Configuration # NONINVERTING CLOSED-LOOP FREQUENCY RESPONSE Solving for the transfer function, $$\frac{V_O}{V_I} = \frac{2\pi \times f_{CROSSOVER} \left( R_G + R_F \right)}{\left( R_F + R_G \right) S + 2\pi \times f_{CROSSOVER} \times R_G}$$ (4) where $f_{CROSSOVER}$ is the frequency where the open-loop gain of the amplifier equals 0 dB. At dc, $$\frac{V_O}{V_I} = \frac{R_F + R_G}{R_G} \tag{5}$$ Closed-loop -3 dB frequency $$f_{-3dB} = f_{CROSSOVER} \times \frac{R_G}{R_F + R_G} \tag{6}$$ #### **INVERTING CLOSED-LOOP FREQUENCY RESPONSE** Solving for the transfer function, $$\frac{V_O}{V_I} = \frac{-2\pi \times f_{CROSSOVER} \times R_F}{\left(R_F + R_G\right)S + 2\pi \times f_{CROSSOVER} \times R_G}$$ (7) At dc $$\frac{V_O}{V_I} = -\frac{R_F}{R_G}$$ (8) Solve for closed-loop -3 dB frequency by, $$f_{-3dB} = f_{CROSSOVER} \times \frac{R_G}{R_F + R_G}$$ (9) Figure 43. Open-Loop Gain vs. Frequency and Basic Connections The closed-loop bandwidth is inversely proportional to the noise gain of the op amp circuit, $(R_F + R_G)/R_G$ . This simple model is accurate for noise gains above 2. The actual bandwidth of circuits with noise gains at or below 2 is higher than those predicted with this model due to the influence of other poles in the frequency response of the real op amp. Figure 44 shows the dc errors of the voltage feedback amplifier. For both inverting and noninverting configurations, $$V_{OUT} (error) = I_{b+} \times R_S \left( \frac{R_G + R_F}{R_G} \right) - I_{b-} \times R_F + V_{OS} \left( \frac{R_G + R_F}{R_G} \right)$$ $$(10)$$ Figure 44. DC Errors of the Voltage Feedback Amplifier The voltage error due to $I_{b^+}$ and $I_{b^-}$ is minimized if $R_S=R_F\mid\mid R_G$ (though with the ADA4817-1/ADA4817-2 input currents in the picoamp range, this is likely not a concern). To include common-mode effects and power supply rejection effects, total $V_{OS}$ can be modeled by $$V_{OS} = V_{OS\,nom} + \frac{\Delta V_S}{PSR} + \frac{\Delta V_{CM}}{CMR} \tag{11}$$ where: $V_{OS_{nom}}$ is the offset voltage specified at nominal conditions. $\Delta V_{S}$ is the change in power supply from nominal conditions. *PSR* is the power supply rejection. $\Delta V_{CM}$ is the change in common-mode voltage from nominal conditions. CMR is the common-mode rejection. #### WIDEBAND OPERATION The ADA4817-1/ADA4817-2 provides excellent performance as a high speed buffer. Figure 41 shows the circuit used for wideband characterization for high gains. The impedance at the summing junction ( $R_F \parallel R_G$ ) forms a pole in the loop response of the amplifier with the input capacitance of the amplifier of 1.3 pF. This pole can cause peaking and ringing if its frequency is too low. Feedback resistances of $100~\Omega$ to $400~\Omega$ are recommended because they minimize the peaking and they do not degrade the performance of the output stage. Peaking in the frequency response can also be compensated for with a small feedback capacitor ( $C_F$ ) in parallel with the feedback resistor, or a series resistor in the noninverting input, as shown in Figure 45. The distortion performance depends on a number of variables: - The closed-loop gain of the application - Whether it is inverting or noninverting - Amplifier loading - Signal frequency and amplitude - Board layout The best performance is usually obtained in the G+1 configuration with no feedback resistance, big output load resistors, and small board parasitic capacitances. #### **DRIVING CAPACITIVE LOADS** In general, high speed amplifiers have a difficult time driving capacitive loads. This is particularly true in low closed-loop gains, where the phase margin is the lowest. The difficulty arises because the load capacitance, $C_L$ , forms a pole with the output resistance, $R_O$ , of the amplifier. The pole can be described by the following equation: $$f_P = \frac{1}{2\pi R_O C_T} \tag{12}$$ If this pole occurs too close to the unity-gain crossover point, the phase margin degrades. This is due to the additional phase loss associated with the pole. Note that such capacitance introduces significant peaking in the frequency response. Larger capacitance values can be driven but must use a snubbing resistor ( $R_{SNUB}$ ) at the output of the amplifier, as shown in Figure 45. Adding a small series resistor, $R_{SNUB}$ , creates a zero that cancels the pole introduced by the load capacitance. Typical values for $R_{SNUB}$ can range from 10 $\Omega$ to 50 $\Omega$ . The value is typically based on the circuit requirements. Figure 45 also shows another way to reduce the effect of the pole created by the capacitive load ( $C_L$ ) by placing a capacitor ( $C_F$ ) in the feedback loop parallel to the feedback resistor Typical capacitor values can range from 0.5 pF to 2 pF. Figure 46 shows the effect of adding a feedback capacitor to the frequency response. Figure 45. R<sub>SNUB</sub> or C<sub>F</sub> Used to Reduce Peaking #### THERMAL CONSIDERATIONS With 10 V power supplies and 19 mA quiescent current, the ADA4817-1/ADA4817-2 dissipate 190 mW with no load. This implies that in the LFCSP, whose thermal resistance is 94°C/W for the ADA4817-1 and 64°C/W for the ADA4817-2, the junction temperature is typically almost 25° higher than the ambient temperature. The ADA4817-1/ADA4817-2 can maintain a constant bandwidth over temperature; therefore, an initial ramp up of the current consumption during warm-up is expected. The Vos temperature drift is below 8 $\mu$ V/°C; therefore, it can change up to 0.3 mV due to warm-up effects for an ADA4817-1/ADA4817-2 in a LFCSP on 10 V. The input bias current increases by a factor of 1.7 for every 10°C rise in temperature. Heavy loads increase power dissipation and raise the chip junction temperature as described in the Absolute Maximum Ratings section. Take care not to exceed the rated power dissipation of the package. #### **POWER-DOWN OPERATION** The ADA4817-1/ADA4817-2 are equipped with separate power-down pins $(\overline{PD})$ for each amplifier that allow the user the ability to reduce the quiescent supply current when an amplifier is inactive from 19 mA to below 2 mA. The power-down threshold levels are derived from the voltage applied to the +Vs pin. In $\pm 5$ V supply application, the enable voltage is greater than +4 V, and in a +3 V, -2 V supply application, the enable voltage is greater than +2 V. However, the amplifier is powered down whenever the voltage applied to $\overline{PD}$ is 3 V below +Vs. If the $\overline{PD}$ pin is not used, connect it to the positive supply to ensure proper start-up. ## ADA4817-1/ADA4817-2 **Table 8. Power-Down Voltage Control** | PD Pin | ±5 V | +3 V, -2 V | |------------|------|------------| | Not active | >4 V | >2 V | | Active | <2 V | <0 V | #### CAPACITIVE FEEDBACK Due to package variations and pin to pin parasitics between the single and the dual models, the ADA4817-2 has a little more peaking then the ADA4817-1, especially at a gain of 2. The best way to tame the peaking is to place a feedback capacitor across the feedback resistor. Figure 46 shows the small signal frequency response of the ADA4817-2 at a gain of 2 vs. $C_F$ . At first, no $C_F$ was used to show the peaking, but then two other values of 0.5 pF and 1 pF were used to show how to reduce the peaking or even eliminate it. As shown in Figure 46, if the power consumption is a factor in the system, then using a larger feedback capacitor is acceptable as long as a feedback capacitor is used across it to control the peaking. However, if power consumption is not an issue, a lower value feedback resistor, such as $200~\Omega$ , does not require any additional feedback capacitance to maintain flatness and lower peaking. Figure 46. Small Signal Frequency Response vs. Feedback Capacitor (ADA4817-2) #### HIGHER FREQUENCY ATTENUATION There is another package variation problem between the SOIC and the LFCSP package. The SOIC package shows approximately 1 dB to 1.5 dB of additional peaking at a gain of 1. This is due to the parasitic in the SOIC package, which is not recommended for very high frequency parts that exceed 1 GHz. A good approach to reducing the peaking is to place a resistor, $R_{\rm S}$ , in series with the noninverting input. This creates a first-order pole formed by $R_{\rm S}$ and $C_{\rm IN}$ , the common-mode input capacitance. Figure 47 shows the higher frequency attenuation, which reduces the peaking but also reduces the −3 dB bandwidth. Figure 47. Small Signal Frequency Response for Various R<sub>S</sub> (SOIC) As shown in Figure 47, the peaking dropped by almost 2 dB when $R_S=0~\Omega$ to $R_S=100~\Omega$ , and in return, the -3~dB bandwidth dropped from 1 GHz to 700 MHz. To maintain the -3~dB bandwidth and to reduce peaking, an RLC circuit is recommended instead of $R_S$ , as shown in Figure 48. The R in parallel to the series LC forms a notch that can be shaped to compensate for the peaking produced by the amplifier. The result is a smooth 1 GHz -3 dB bandwidth, 250 MHz 0.1 dB flatness, and less than 1 dB of peaking. Place this circuit in the path of the noninverting input when the ADA4817-1/ADA4817-2 are used at a gain of 1. The RLC values may need tweaking depending on the source impedance and the flatness and bandwidth required. Figure 49 shows the frequency response after the RLC circuit is in place. Figure 49. Frequency Response with RLC Circuit ## LAYOUT, GROUNDING, AND BYPASSING CONSIDERATIONS Laying out the PCB is usually the last step in the design process and often proves to be one of the most critical. A brilliant design can be rendered useless because of poor layout. Because the ADA4817-1/ADA4817-2 can operate into the RF frequency spectrum, high frequency board layout considerations must be taken into account. The PCB layout, signal routing, power supply bypassing, and grounding all must be addressed to ensure optimal performance. #### **SIGNAL ROUTING** The ADA4817-1/ADA4817-2 feature the new low distortion pinout with a dedicated feedback pin that allows a compact layout. The dedicated feedback pin reduces the distance from the output to the inverting input, which greatly simplifies the routing of the feedback network. When laying out the ADA4817-1/ADA4817-2 as a unity-gain amplifier, it is recommended to place a short, but wide, trace between the dedicated feedback pins and the inverting input to the amplifier to minimize stray parasitic inductance. To minimize parasitic inductances, use ground planes under high frequency signal traces. However, remove the ground plane from under the input and output pins to minimize the formation of parasitic capacitors, which degrades phase margin. Run signals that are susceptible to noise pickup on the internal layers of the PCB, which can provide maximum shielding. #### **POWER SUPPLY BYPASSING** Power supply bypassing is a critical aspect of the PCB design process. For best performance, properly bypass the ADA4817-1/ADA4817-2 power supply pins. A parallel connection of capacitors from each of the power supply pins to ground works best. Paralleling different values and sizes of capacitors helps to ensure that the power supply pins see a low ac impedance across a wide band of frequencies. This is important for minimizing the coupling of noise into the amplifier. Starting directly at the power supply pins, place the smallest value and sized component on the same side of the board as the amplifier, and as close as possible to the amplifier, and connect it to the ground plane. Repeat this process for the next largest value capacitor. It is recommended to use a 0.1 $\mu F$ ceramic, 0508 case for the ADA4817-1/ADA4817-2. The 0508 offers low series inductance and excellent high frequency performance. The 0.1 $\mu F$ provides low impedance at high frequencies. Place a 10 $\mu F$ electrolytic capacitor in parallel with the 0.1 $\mu F$ . The 10 $\mu F$ capacitor provides low ac impedance at low frequencies. Smaller values of electrolytic capacitors can be used depending on the circuit requirements. Additional smaller value capacitors help to provide a low impedance path for unwanted noise out to higher frequencies but are not always necessary. Placement of the capacitor returns (grounds) is also important. Returning the capacitors' grounds close to the amplifier load is critical for distortion performance. Keeping the capacitors distance short but equal from the load is optimal for performance. In some cases, bypassing between the two supplies can help to improve PSRR and to maintain distortion performance in crowded or difficult layouts. This is another option to improve performance. Minimizing the trace length and widening the trace from the capacitors to the amplifier reduces the trace inductance. A series inductance with the parallel capacitance can form a tank circuit, which can introduce high frequency ringing at the output. This additional inductance can also contribute to increased distortion due to high frequency compression at the output. Minimize the use of vias in the direct path to the amplifier power supply pins because vias can introduce parasitic inductance, which can lead to instability. When required to use vias, choose multiple large diameter vias because this lowers the equivalent parasitic inductance. #### **GROUNDING** The use of ground and power planes is encouraged as a method of providing low impedance returns for power supply and signal currents. Ground and power planes can also help to reduce stray trace inductance and to provide a low thermal path for the amplifier. Do not use ground and power planes under any of the pins. The mounting pads and the ground or power planes can form a parasitic capacitance at the input of the amplifier. Stray capacitance on the inverting input and the feedback resistor form a pole, which degrades the phase margin, leading to instability. Excessive stray capacitance on the output also forms a pole, which degrades phase margin. #### **EXPOSED PADDLE** The ADA4817-1/ADA4817-2 feature an exposed paddle, which lowers the thermal resistance by 25% compared to a standard SOIC plastic package. The exposed paddle of the ADA4817-1/ADA4817-2 floats internally which provides the maximum flexibility and ease of use. It can be connected to the ground plane or to the negative power supply plane. In cases where thermal heating is not an issue, the exposed pad can be left floating. The use of thermal vias or heat pipes can also be incorporated into the design of the mounting pad for the exposed paddle. These additional vias help to lower the overall junction-to-ambient temperature ( $\theta_{JA}$ ). Using a heavier weight copper on the surface to which the exposed paddle of the amplifier is soldered can greatly reduce the overall thermal resistance seen by the ADA4817-1/ADA4817-2. #### **LEAKAGE CURRENTS** Poor PCB layout, contaminants, and the board insulator material can create leakage currents that are much larger than the input bias current of the ADA4817-1/ADA4817-2. Any voltage differential between the inputs and nearby runs sets up leakage currents through the PCB insulator, for example, 1 V/ $100~\rm G\Omega=10~\rm pA$ . Similarly, any contaminants, such as skin oils on the board, can create significant leakage. To reduce leakage significantly, put a guard ring (shield) around the inputs and input leads that are driven to the same voltage potential as the inputs. This way there is no voltage potential between the inputs and surrounding area to set up any leakage currents. For the guard ring to be completely effective, it must be driven by a relatively low impedance source and it must completely surround the input leads on all sides (above and below) while using a multilayer board. Another effect that can cause leakage currents is the charge absorption of the insulator material itself. Minimizing the amount of material between the input leads and the guard ring helps to reduce the absorption. In addition, low absorption materials, such as Teflon\* or ceramic, can be necessary in some instances. #### **INPUT CAPACITANCE** Along with bypassing and ground, high speed amplifiers can be sensitive to parasitic capacitance between the inputs and ground. A few picofarads of capacitance reduces the input impedance at high frequencies, in turn increasing the gain of the amplifier, causing peaking of the frequency response or even oscillations if severe enough. It is recommended to place the external passive components connected to the input pins as close as possible to the inputs to avoid parasitic capacitance. The ground and power planes must be kept at a small distance from the input pins on all layers of the board. #### INPUT-TO-INPUT/OUTPUT COUPLING To minimize capacitive coupling between the inputs and outputs, ensure that the output signal traces are not parallel with the inputs. In addition, ensure that the input traces are not close to each other. A minimum of 7 mils between the two inputs is recommended. ## APPLICATIONS INFORMATION #### **LOW DISTORTION PINOUT** The ADA4817-1/ADA4817-2 feature a new low distortion pinout from Analog Devices. The new pinout provides two advantages over the traditional pinout. The first advantage is improved second harmonic distortion performance, which is accomplished by the physical separation of the noninverting input pin and the negative power supply pin. The second advantage is the simplification of the layout due to the dedicated feedback pin and easy routing of the gain set resistor back to the inverting input pin. This allows a compact layout, which helps to minimize parasitics and increase stability. The designer does not need to use the dedicated feedback pin to provide feedback for the ADA4817-1/ADA4817-2. The output pin of the ADA4817-1/ADA4817-2 can still be used to provide feedback to the inverting input of the ADA4817-1/ADA4817-2. #### WIDEBAND PHOTODIODE PREAMP The wide bandwidth and low noise of the ADA4817-1/ ADA4817-2 make it an ideal choice for transimpedance amplifiers, such as those used for signal conditioning with high speed photodiodes. Figure 50 shows an I/V converter with an electrical model of a photodiode. The basic transfer function is $$V_{OUT} = \frac{I_{PHOTO} \times R_F}{1 + sC_F R_F} \tag{13}$$ where: *I*<sub>PHOTO</sub> is the output current of the photodiode. The parallel combination of $R_F$ and $C_F$ sets the signal bandwidth. The stable bandwidth attainable with this preamp is a function of $R_F$ , the gain bandwidth product of the amplifier, and the total capacitance at the summing junction of the amplifier, including the photodiode capacitance ( $C_S$ ) and the amplifier input capacitance. $R_F$ and the total capacitance produce a pole in the loop transmission of the amplifier that can result in peaking and instability. Adding $C_F$ creates a zero in the loop transmission that compensates for the effect of the pole and reduces the signal bandwidth. It can be shown that the signal bandwidth obtained with a 45° phase margin ( $f_{(45)}$ ) is defined by $$f_{(45)} = \sqrt{\frac{f_{CR}}{2\pi \times R_F \times (C_S + C_M + C_D)}}$$ (14) where: $f_{CR}$ is the amplifier crossover frequency. $R_F$ is the feedback resistor. *C*<sub>S</sub> is the source capacitance including the photodiode and the board parasitic. $C_M$ is the common-mode capacitance of the amplifier. $C_D$ is the differential capacitance of the amplifier. The $C_F$ value that produces $f_{(45)}$ is shown to be $$C_F = \sqrt{\frac{C_S + C_M + C_D}{2\pi \times R_F \times f_{CR}}} \tag{15}$$ The frequency response shows less peaking if bigger $C_F$ values are used The preamplifier output noise over frequency is shown in Figure 51. Figure 51. Photodiode Voltage Noise Contributions ## ADA4817-1/ADA4817-2 Figure 52. Photodiode Preamp Frequency Response The pole in the loop transmission translates to a zero in the noise gain of the amplifier, leading to an amplification of the input voltage noise over frequency. The loop transmission zero introduced by $C_F$ limits the amplification. The noise gain bandwidth extends past the preamp signal bandwidth and is eventually rolled off by the decreasing loop gain of the amplifier. The current equivalent noise from the inverting terminal is typically negligible for most applications. The innovative architecture used in the ADA4817-1/ADA4817-2 makes balancing both inputs unnecessary, as opposed to traditional FET input amplifiers. Therefore, minimizing the impedance seen from the noninverting terminal to ground at all frequencies is critical for optimal noise performance. Integrating the square of the output voltage noise spectral density over frequency and then taking the square root allows users to obtain the total rms output noise of the preamp. Table 9 summarizes approximations for the amplifier and feedback and source resistances. Noise components for an example preamp with $R_{\text{F}}=50~k\Omega,~C_{\text{S}}=30~\text{pF},$ and $C_{\text{F}}=0.5~\text{pF}$ (bandwidth of about 6.4 MHz) are also listed. Table 9. RMS Noise Contributions of Photodiode Preamp | Contributor | Expression | RMS Noise with $R_F = 50 \text{ k}\Omega$ , $C_S = 30 \text{ pF}$ , $C_F = 0.5 \text{ pF}$ | |----------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | R <sub>F</sub> | $\sqrt{4kT \times R_F \times f_2 \times 1.57}$ | 94 μV | | VEN Amp | $VEN \times \frac{C_s + C_M + C_D + C_F}{C_F} \times \sqrt{f_3 \times 1.57}$ | 777.5 μV | | IEN Amp | $IEN \times R_F \times \sqrt{f_2 \times 1.57}$ | 0.4 μV | | | | 783 μV (total) | # HIGH SPEED JFET INPUT INSTRUMENTATION AMPLIFIER Figure 53 shows an example of a high speed instrumentation amplifier with a high input impedance using the ADA4817-1/ADA4817-2. The dc transfer function is $$V_{OUT} = \left(V_N - V_P\right) \left(1 + \frac{2R_F}{R_G}\right)$$ (16) For G=1, it is recommended that the feedback resistors for the two preamps be set to $0~\Omega$ and the gain resistor be open. The system bandwidth for G=1 is 400 MHz. For gains higher than 2, the bandwidth is set by the preamp, and it can be approximated by $$In-amp_{-3 dB} = (f_{CR} \times R_G)/(2 \times R_F)$$ The match of resistor ratios, R1:R2 to R3:R4, primarily determine the common-mode rejection of the in-amp and it is estimated by $$\frac{V_O}{V_{CM}} = \frac{(\delta 1 - \delta 2)}{(1 + \delta 1)\delta 2} \tag{17}$$ The summing junction impedance for the preamps is equal to $R_F \parallel 0.5(R_G)$ . Keep this value relatively low to improve the bandwidth response like in the previous example. Figure 53. High Speed Instrumentation Amplifier #### **ACTIVE LOW-PASS FILTER (LPF)** Active filters are used in many applications such as antialiasing filters and high frequency communication IF strips. With a 410 MHz gain bandwidth product and high slew rate, the ADA4817-1/ADA4817-2 is an ideal candidate for active filters. Moreover, thanks to the low input bias current provided by the FET stage, the ADA4817-1/ADA4817-2 eliminate any dc errors. Figure 54 shows the frequency response of 90 MHz and 45 MHz LPFs. In addition to the bandwidth requirements, the slew rate must be capable of supporting the full power bandwidth of the filter. In this case, a 90 MHz bandwidth with a 2 V p-p output swing requires at least 870 V/µs. This performance is achievable at 90 MHz only because of the wide bandwidth and high slew rate of the ADA4817-1/ADA4817-2. The circuit shown in Figure 55 is a 4-pole, Sallen-Key, low-pass filter (LPF). The filter comprises two identical cascaded Sallen-Key LPF sections, each with a fixed gain of G = 2. The net gain of the filter is equal to G = 4 or 12 dB. The actual gain shown in Figure 54 is 12 dB. This does not take into account the output voltage being divided in half by the series matching termination resistor, R<sub>T</sub>, and the load resistor. Setting the resistors equal to each other greatly simplifies the design equations for the Sallen-Key filter. To achieve 90 MHz, set the R value to 182 $\Omega$ . However, if the R value is doubled, the corner frequency is cut in half to 45 MHz, which is an easy way to tune the filter by simply multiplying the R value (182 $\Omega$ ) by the ratio of 90 MHz and the new corner frequency in megahertz. Figure 54 shows the output of each stage of the filter and the two different filters corresponding to $R = 182 \Omega$ and $R = 365 \Omega$ . It is not recommended to increase the corner frequency beyond 90 MHz due to bandwidth and slew rate limitations unless unity-gain stages are acceptable. Resistor values are kept low for minimal noise contribution, offset voltage, and optimal frequency response. Due to the low capacitance values used in the filter circuit, the PCB layout and minimization of parasitics is critical. A few picofarads can detune the corner frequency, fc, of the filter. The capacitor values shown in Figure 55 actually incorporate some stray PCB capacitance. Capacitor selection is critical for optimal filter performance. Capacitors with low temperature coefficients, such as NPO ceramic capacitors and silver mica, are good choices for filter elements. 3.9pF 3.9pF 10µF 10µF ╢ 0.1uF U1 0.1uF U2 C2 5.6pF 49.9Ω 10µF OUT1 O OUT2 10µF 0.1µF 348Ω R3 348Ω Figure 55. 4-Pole Sallen-Key Low-Pass Filter (ADA4817-2) Figure 56. Small Signal Transient Response (Low-Pass Filter) Figure 57. Large Signal Transient Response (Low-Pass Filter) ## **OUTLINE DIMENSIONS** Figure 58. 8-Lead Lead Frame Chip Scale Package [LFCSP] 3 mm × 3 mm Body and 0.75 mm Package Height (CP-8-13) Dimensions shown in millimeters #### COMPLIANT TO JEDEC STANDARDS MS-012-AA Figure 59. 8-Lead Standard Small Outline Package with Exposed Pad [SOIC\_N\_EP] (RD-8-1) Dimensions shown in millimeters Figure 60. 16-Lead Lead Frame Chip Scale Package [LFCSP] 4 mm × 4 mm Body and 0.75 mm Package Height (CP-16-20) Dimensions shown in millimeters #### **ORDERING GUIDE** | | Temperature | | Package | Ordering | | |--------------------|-----------------|--------------------------------------------------------|----------|----------|----------| | Model <sup>1</sup> | Range | Package Description | Option | Quantity | Branding | | ADA4817-1ACPZ-R2 | -40°C to +105°C | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-13 | 250 | H1F | | ADA4817-1ACPZ-RL | −40°C to +105°C | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-13 | 5000 | H1F | | ADA4817-1ACPZ-R7 | −40°C to +105°C | 8-Lead Lead Frame Chip Scale Package [LFCSP] | CP-8-13 | 1500 | H1F | | ADA4817-1ARDZ | -40°C to +105°C | 8-Lead Standard Small Outline Package with Exposed Pad | RD-8-1 | 1 | | | ADA4817-1ARDZ-RL | −40°C to +105°C | 8-Lead Standard Small Outline Package with Exposed Pad | RD-8-1 | 2500 | | | ADA4817-1ARDZ-R7 | −40°C to +105°C | 8-Lead Standard Small Outline Package with Exposed Pad | RD-8-1 | 1000 | | | ADA4817-2ACPZ-R2 | -40°C to +105°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-20 | 250 | | | ADA4817-2ACPZ-RL | −40°C to +105°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-20 | 5000 | | | ADA4817-2ACPZ-R7 | −40°C to +105°C | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-20 | 1500 | | | ADA4817-2ACP-EBZ | | Evaluation Board for 16-Lead LFCSP | | | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.