

# 10 µA, Rail-to-Rail I/O, Zero Input **Crossover Distortion Amplifiers**

## ADA4505-1/ADA4505-2/ADA4505-4

#### **FEATURES**

PSRR: 100 dB minimum CMRR: 105 dB typical Very low supply current: 10 µA per amplifier maximum 1.8 V to 5 V single-supply or ±0.9 V to ±2.5 V dual-supply operation **Rail-to-rail input and output** 3 mV offset voltage maximum Very low input bias current: 0.5 pA typical

#### **APPLICATIONS**

**Pressure and position sensors Remote security Medical monitors Battery-powered consumer equipment** Hazard detectors

#### **GENERAL DESCRIPTION**

The ADA4505-1/ADA4505-2/ADA4505-4 are single, dual, and quad micropower amplifiers featuring rail-to-rail input and output swings while operating from a single 1.8 V to 5 V power supply or from dual  $\pm 0.9$  V to  $\pm 2.5$  V power supplies.

Employing a new circuit technology, these low cost amplifiers offer zero input crossover distortion (excellent PSRR and CMRR performance) and very low bias current, while operating with a supply current of less than 10 µA per amplifier.

This combination of features makes the ADA4505-x amplifiers ideal choices for battery-powered applications because they minimize errors due to power supply voltage variations over the lifetime of the battery and maintain high CMRR even for a railto-rail op amp.

Remote battery-powered sensors, handheld instrumentation and consumer equipment, hazard detectors (for example, smoke, fire, and gas), and patient monitors can benefit from the features of the ADA4505-x amplifiers.

The ADA4505-x family is specified for both the industrial temperature range (-40°C to +85°C) and the extended industrial temperature range (-40°C to +125°C). The ADA4505-1 single amplifier is available in a tiny 5-lead SOT-23 and a 6-ball WLCSP. The ADA4505-2 dual amplifier is available in a standard 8-lead MSOP and a 8-ball WLCSP. The ADA4505-4 quad amplifier is available in a 14-lead TSSOP and a 14-ball WLCSP.

The ADA4505-x family is a member of a growing series of zero crossover op amps offered by Analog Devices, Inc., including the AD8505/AD8506/AD8508, which also operate from a single 1.8 V to 5 V power supply or from dual ±0.9 V to ±2.5 V power supplies.

#### Rev. D

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

#### **PIN CONFIGURATIONS**



Figure 5. 14-Lead TSSOP (RU-14)

-IN B 6

OUT B

9 –IN C

। оот с 🖁

| INDICATO | R                                                                                                                                                                                                            |                                                                                                                                                 |                                                                                                                       |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| OUT D    | OUT A                                                                                                                                                                                                        | -IN A                                                                                                                                           |                                                                                                                       |
| (A1)     | (A2)                                                                                                                                                                                                         | (A3)                                                                                                                                            |                                                                                                                       |
| -IN D    | V-                                                                                                                                                                                                           | +IN A                                                                                                                                           |                                                                                                                       |
| (B1)     | (B2),                                                                                                                                                                                                        | (ВЗ),                                                                                                                                           |                                                                                                                       |
|          |                                                                                                                                                                                                              |                                                                                                                                                 |                                                                                                                       |
| (c       | 1) (C                                                                                                                                                                                                        | 3)                                                                                                                                              |                                                                                                                       |
| +IN C    | V+                                                                                                                                                                                                           | -IN B                                                                                                                                           |                                                                                                                       |
| (D1)     | (D2)                                                                                                                                                                                                         | (D3),                                                                                                                                           |                                                                                                                       |
| -IN C    | OUTC                                                                                                                                                                                                         | OUT B                                                                                                                                           |                                                                                                                       |
| (E1)     | (E2)                                                                                                                                                                                                         | (E3)                                                                                                                                            |                                                                                                                       |
| AL       | JA4505<br>FOP VIEW                                                                                                                                                                                           | -4                                                                                                                                              | •                                                                                                                     |
|          | $ \begin{array}{c} \text{INDICATC} \\ \text{OUT D} \\ (A_1) \\ -\text{IN D} \\ (B_1) \\ +\text{IN } (C) \\ (D_1) \\ -\text{IN } (C) \\ -\text{IN } (C) \\ (E_1) \\ -\text{IN } (C) \\ (E_1) \\ \end{array} $ | INDICATOR   OUT D OUT A   (A1) (A2)   -IN D V-   (B1) (B2)   +IN D +IN   (C1) (C1)   (D1) (D2)   -IN C V+   (D1) (D2)   -IN C OUT C   (E1) (E2) | INDICATOR   OUT D OUT A -IN A   (A1) (A2) (A3)   -IN D V- +IN A   (B1) (B2) (B3)   +IN D +IN B (C1)   (C1) (C3) +IN B |

Figure 6. 14-Ball WLCSP (CB-14-1)

## **TABLE OF CONTENTS**

| Features                                   | 1 |
|--------------------------------------------|---|
| Applications                               | 1 |
| General Description                        | 1 |
| Pin Configurations                         | 1 |
| Revision History                           | 2 |
| Specifications                             | 3 |
| Electrical Characteristics—1.8 V Operation | 3 |
| Electrical Characteristics—5 V Operation   | 4 |
| Absolute Maximum Ratings                   | 5 |
| Thermal Resistance                         | 5 |

#### **REVISION HISTORY**

#### 7/10-Rev. C to Rev. D

| Added 6-Ball WLCSP, ADA4505-1                       | Universal |
|-----------------------------------------------------|-----------|
| Moved Electrical Characteristics-1.8 V Operation Se | ection 3  |
| Changes to Large Signal Voltage Gain Parameter, Tab | le 1 3    |
| Moved Electrical Characteristics-5 V Operation Sec  | tion 4    |
| Changes to Large Signal Voltage Gain Parameter, Tab | le 2 4    |
| Changes to Thermal Resistance Section and Table 4   | 5         |
| Updated Outline Dimensions                          |           |
| Changes to Ordering Guide                           | 21        |
|                                                     |           |

#### 7/09—Rev. B to Rev. C

| Added 5-Lead SOT-23 (ADA4505-1) Throughout                 | ıt |
|------------------------------------------------------------|----|
| Changes to Supply Current per Amplifier Parameter, Table 1 | 3  |
| Changes to Supply Current per Amplifier Parameter, Table 2 | 4  |
| Changes to Figure 26 and Figure 29                         | 9  |
| Changes to Figure 31 and Figure 341                        | 0  |
| Changes to Figure 42 and Figure 451                        | 2  |
| Added Figure 49 and Figure 51; Renumbered Sequentially 1   | 3  |
| Updated Outline Dimensions                                 | 8  |
| Changes to Ordering Guide 2                                | 0  |
|                                                            |    |

#### 2/09—Rev. A to Rev. B

| Added 14-Ball WLCSP (ADA4505-4)                     | . Throughout |
|-----------------------------------------------------|--------------|
| Changes to Thermal Resistance Section               |              |
| Changes to Figure 17, Figure 18, Figure 20, and Fig | ure 21 8     |
| Changes to Figure 42 and Figure 45                  |              |
| Updated Outline Dimensions                          |              |
| Changes to Ordering Guide                           |              |

| ESD Caution                                          | 5      |
|------------------------------------------------------|--------|
| Typical Performance Characteristics                  | 6      |
| Theory of Operation                                  | 14     |
| Applications Information                             | 16     |
| Pulse Oximeter Current Source                        | 16     |
| Four-Pole, Low-Pass Butterworth Filter for Glucose M | onitor |
|                                                      | 17     |
| Outline Dimensions                                   | 18     |
| Ordering Guide                                       | 21     |

#### 10/08—Rev. 0 to Rev. A

| Added 8-Ball WLCSP (ADA4505-2) and 14-Lead TSSOP            |
|-------------------------------------------------------------|
| (ADA4505-4) Throughout                                      |
| Change to Features Section1                                 |
| Added Figure 2 and Figure 3; Renumbered Sequentially1       |
| Changes to Table 1                                          |
| Changes to Table 24                                         |
| Changes to Thermal Resistance Section5                      |
| Changes to Figure 22 and Figure 259                         |
| Changes to Figure 40 and Figure 43 12                       |
| Deleted Figure 46 and Figure 48; Renumbered Sequentially 13 |
| Change to Theory of Operation Section 14                    |
| Changes to Figure 52 16                                     |
| Change to Four-Pole Low-Pass Butterworth Filter             |
| for Glucose Monitor Section 17                              |
| Updated Outline Dimensions 18                               |
| Changes to Ordering Guide 19                                |
|                                                             |

7/08—Revision 0: Initial Version

### **SPECIFICATIONS**

#### **ELECTRICAL CHARACTERISTICS—1.8 V OPERATION**

 $V_{\text{SY}}$  = 1.8 V,  $V_{\text{CM}}$  =  $V_{\text{SY}}/2,$   $T_{\text{A}}$  = 25°C,  $R_{\text{L}}$  = 100 k $\Omega$  to GND, unless otherwise specified.

| Parameter                           | Symbol                   | Test Conditions/Comments                                                                                         | Min     | Тур  | Max     | Unit    |
|-------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------|---------|------|---------|---------|
| INPUT CHARACTERISTICS               | Symbol                   | rest conditions/comments                                                                                         | MIII    | קעי  | Max     |         |
| Offset Voltage                      | Vos                      | $0 V \le V_{CM} \le 1.8 V$                                                                                       |         | 0.5  | 3       | mV      |
| Oliset Voltage                      | VOS                      | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                                       |         | 0.5  | 4       | mV      |
| Input Piac Current                  |                          | $-40$ C $\leq$ TA $\leq$ $+123$ C                                                                                |         | 0.5  | 4<br>2  |         |
| Input Bias Current                  | IB                       | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                                                                        |         | 0.5  | 2<br>50 | pA      |
|                                     |                          |                                                                                                                  |         |      |         | pA      |
| In a state offerent Course and      |                          | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                                         |         | 0.05 | 375     | pA      |
| Input Offset Current                | los                      |                                                                                                                  |         | 0.05 | 1<br>25 | pA      |
|                                     |                          | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                                                                        |         |      | 25      | pA      |
| In must Valte no Den no             |                          | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                                       | 0       |      | 130     | pA<br>V |
| Input Voltage Range                 | CMDD                     | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                                         | 0<br>85 | 100  | 1.8     |         |
| Common-Mode Rejection Ratio         | CMRR                     | $0 V \le V_{CM} \le 1.8 V$                                                                                       |         | 100  |         | dB      |
|                                     |                          | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                                                                        | 85      |      |         | dB      |
|                                     | •                        | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                                       | 80      | 115  |         | dB      |
| Large Signal Voltage Gain           | A <sub>vo</sub>          | $0.05 \text{ V} \le V_{\text{OUT}} \le 1.75 \text{ V},$<br>$R_L = 100 \text{ k}\Omega \text{ to } V_{\text{CM}}$ | 95      | 115  |         | dB      |
|                                     |                          | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                                       | 95      |      |         | dB      |
| Offset Voltage Drift                |                          | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$<br>$-40^{\circ}C \le T_{A} \le +125^{\circ}C$                         | 95      | 2.5  |         | μV/°C   |
| -                                   | $\Delta V_{os}/\Delta T$ | $-40$ C $\leq$ T <sub>A</sub> $\leq$ +125 C                                                                      |         |      |         |         |
| Input Resistance                    | Rin                      |                                                                                                                  |         | 220  |         | GΩ      |
| Input Capacitance Differential Mode | CINDM                    |                                                                                                                  |         | 2.5  |         | pF      |
| Input Capacitance Common Mode       | CINCM                    |                                                                                                                  |         | 4.7  |         | pF      |
| OUTPUT CHARACTERISTICS              |                          |                                                                                                                  |         |      |         |         |
| Output Voltage High                 | V <sub>OH</sub>          | $R_L = 100 k\Omega$ to GND                                                                                       | 1.78    | 1.79 |         | V       |
|                                     |                          | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                                         | 1.78    |      |         | V       |
|                                     |                          | $R_L = 10 k\Omega$ to GND                                                                                        | 1.65    | 1.75 |         | V       |
|                                     |                          | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                                         | 1.65    | _    | _       | V       |
| Output Voltage Low                  | V <sub>OL</sub>          | $R_L = 100 \text{ k}\Omega \text{ to } V_{SY}$                                                                   |         | 2    | 5       | mV      |
|                                     |                          | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                                         |         |      | 5       | mV      |
|                                     |                          | $R_L = 10 \ k\Omega \ to \ V_{SY}$                                                                               |         | 12   | 25      | mV      |
|                                     |                          | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                                       |         |      | 25      | mV      |
| Short-Circuit Limit                 | Isc                      | $V_{OUT} = V_{SY} \text{ or } GND$                                                                               |         | ±3.8 |         | mA      |
| POWER SUPPLY                        |                          |                                                                                                                  |         |      |         |         |
| Power Supply Rejection Ratio        | PSRR                     | $V_{SY} = 1.8 V \text{ to } 5 V$                                                                                 | 100     | 110  |         | dB      |
|                                     |                          | $-40^{\circ}C \le T_{A} \le +85^{\circ}C$                                                                        | 100     |      |         | dB      |
|                                     |                          | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                                         | 95      |      |         | dB      |
| Supply Current per Amplifier        | Isy                      | $V_{OUT} = V_{SY}/2$                                                                                             |         |      |         |         |
| ADA4505-1                           |                          |                                                                                                                  |         | 10   | 11.5    | μΑ      |
|                                     |                          | $-40^{\circ}C \leq T_{A} \leq +125^{\circ}C$                                                                     |         |      | 15      | μΑ      |
| ADA4505-2/ADA4505-4                 |                          |                                                                                                                  |         | 7    | 10      | μΑ      |
|                                     |                          | $-40^\circ C \le T_A \le +125^\circ C$                                                                           |         |      | 15      | μΑ      |
| DYNAMIC PERFORMANCE                 |                          |                                                                                                                  |         |      |         |         |
| Slew Rate                           | SR                       | $R_L = 100 \text{ k}\Omega, C_L = 20 \text{ pF}, G = 1$                                                          |         | 6.5  |         | mV/μs   |
| Gain Bandwidth Product              | GBP                      | $R_L = 1 M\Omega$ , $C_L = 20 pF$ , $G = 1$                                                                      |         | 50   |         | kHz     |
| Phase Margin                        | Фм                       | $R_L = 1 M\Omega, C_L = 20 pF, G = 1$                                                                            |         | 52   |         | Degrees |
| NOISE PERFORMANCE                   |                          |                                                                                                                  |         |      |         |         |
| Voltage Noise                       | e <sub>n</sub> p-p       | f = 0.1 Hz to 10 Hz                                                                                              |         | 2.95 |         | μV p-p  |
| Voltage Noise Density               | e <sub>n</sub>           | f = 1 kHz                                                                                                        |         | 65   |         | nV/√Hz  |
| Current Noise Density               | İn                       | f = 1  kHz                                                                                                       |         | 20   |         | fA/√Hz  |

#### **ELECTRICAL CHARACTERISTICS—5 V OPERATION**

 $V_{SY}$  = 5 V,  $V_{CM}$  =  $V_{SY}/2$ ,  $T_A$  = 25°C,  $R_L$  = 100 k $\Omega$  to GND, unless otherwise specified.

#### Table 2.

| Parameter                           | Symbol                     | Test Conditions/Comments                                                                            | Min  | Тур  | Max  | Unit    |
|-------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------|------|------|------|---------|
| INPUT CHARACTERISTICS               |                            |                                                                                                     |      |      |      |         |
| Offset Voltage                      | Vos                        | $0~V \leq V_{CM} \leq 5~V$                                                                          |      | 0.5  | 3    | mV      |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            |      |      | 4    | mV      |
| Input Bias Current                  | IB                         |                                                                                                     |      | 0.5  | 2    | рА      |
|                                     |                            | $-40^{\circ}C \le T_A \le +85^{\circ}C$                                                             |      |      | 50   | pА      |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            |      |      | 375  | pА      |
| Input Offset Current                | los                        |                                                                                                     |      | 0.05 | 1    | pА      |
|                                     |                            | $-40^{\circ}C \le T_A \le +85^{\circ}C$                                                             |      |      | 25   | pА      |
|                                     |                            | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                          |      |      | 130  | pА      |
| Input Voltage Range                 |                            | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                          | 0    |      | 5    | V       |
| Common-Mode Rejection Ratio         | CMRR                       | $0 V \leq V_{CM} \leq 5 V$                                                                          | 90   | 105  |      | dB      |
|                                     |                            | $-40^{\circ}C \le T_A \le +85^{\circ}C$                                                             | 90   |      |      | dB      |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            | 85   |      |      | dB      |
| Large Signal Voltage Gain           | Avo                        | 0.05 V $\leq$ V <sub>OUT</sub> $\leq$ 4.95 V,<br>R <sub>L</sub> = 100 k $\Omega$ to V <sub>CM</sub> | 105  | 120  |      | dB      |
|                                     |                            | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                          | 100  |      |      | dB      |
| Offset Voltage Drift                | $\Delta V_{OS} / \Delta T$ | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$                                                          | 100  | 2    |      | μV/°C   |
| Input Resistance                    | RIN                        | 10 C = 1A = 1125 C                                                                                  |      | 220  |      | GΩ      |
| Input Capacitance Differential Mode |                            |                                                                                                     |      | 220  |      |         |
|                                     | CINDM                      |                                                                                                     |      |      |      | рF      |
| Input Capacitance Common Mode       | Сілсм                      |                                                                                                     |      | 4.7  |      | pF      |
| OUTPUT CHARACTERISTICS              |                            |                                                                                                     | 4.00 | 4.00 |      |         |
| Output Voltage High                 | Vон                        | $R_L = 100 \text{ k}\Omega \text{ to GND}$                                                          | 4.98 | 4.99 |      | V       |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            | 4.98 | 4.05 |      | V       |
|                                     |                            | $R_L = 10 \text{ k}\Omega \text{ to GND}$                                                           | 4.9  | 4.95 |      | V       |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            | 4.9  | _    | _    | V       |
| Output Voltage Low                  | Vol                        | $R_L = 100 \text{ k}\Omega \text{ to } V_{SY}$                                                      |      | 2    | 5    | mV      |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            |      |      | 5    | mV      |
|                                     |                            | $R_L = 10 \text{ k}\Omega \text{ to } V_{SY}$                                                       |      | 10   | 25   | mV      |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            |      |      | 25   | mV      |
| Short-Circuit Limit                 | Isc                        | $V_{OUT} = V_{SY} \text{ or } GND$                                                                  |      | ±40  |      | mA      |
| POWER SUPPLY                        |                            |                                                                                                     |      |      |      |         |
| Power Supply Rejection Ratio        | PSRR                       | $V_{SY} = 1.8 V \text{ to } 5 V$                                                                    | 100  | 110  |      | dB      |
|                                     |                            | $-40^{\circ}C \le T_A \le +85^{\circ}C$                                                             | 100  |      |      | dB      |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            | 95   |      |      | dB      |
| Supply Current per Amplifier        | I <sub>SY</sub>            | $V_{OUT} = V_{SY}/2$                                                                                |      |      |      |         |
| ADA4505-1                           |                            |                                                                                                     |      | 9    | 10.5 | μΑ      |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            |      |      | 15   | μΑ      |
| ADA4505-2/ADA4505-4                 |                            |                                                                                                     |      | 7    | 10   | μΑ      |
|                                     |                            | $-40^{\circ}C \le T_A \le +125^{\circ}C$                                                            |      |      | 15   | μA      |
| DYNAMIC PERFORMANCE                 |                            |                                                                                                     |      |      |      |         |
| Slew Rate                           | SR                         | $R_L = 100 \text{ k}\Omega$ , $C_L = 20 \text{ pF}$ , $G = 1$                                       |      | 6    |      | mV/μs   |
| Gain Bandwidth Product              | GBP                        | $R_L = 1 M\Omega$ , $C_L = 20 pF$ , $G = 1$                                                         |      | 50   |      | kHz     |
| Phase Margin                        | Фм                         | $R_L = 1 M\Omega, C_L = 20 pF, G = 1$                                                               |      | 52   |      | Degrees |
| NOISE PERFORMANCE                   |                            |                                                                                                     |      |      |      |         |
| Voltage Noise                       | en p-p                     | f = 0.1 Hz to 10 Hz                                                                                 |      | 2.95 |      | μV p-p  |
| Voltage Noise Density               | e <sub>n</sub>             | f = 1  kHz                                                                                          |      | 65   |      | nV/√Hz  |
| Current Noise Density               | i <sub>n</sub>             | f = 1 kHz                                                                                           |      | 20   |      | fA/√Hz  |

### **ABSOLUTE MAXIMUM RATINGS**

Table 3.

| 1 4010 01                               |                        |
|-----------------------------------------|------------------------|
| Parameter                               | Rating                 |
| Supply Voltage                          | 5.5 V                  |
| Input Voltage                           | $\pm V_{SY} \pm 0.1 V$ |
| Input Current <sup>1</sup>              | ±10 mA                 |
| Differential Input Voltage <sup>2</sup> | $\pm V_{SY}$           |
| Output Short-Circuit Duration to GND    | Indefinite             |
| Storage Temperature Range               | –65°C to +150°C        |
| Operating Temperature Range             | -40°C to +125°C        |
| Junction Temperature Range              | –65°C to +150°C        |
| Lead Temperature (Soldering, 60 sec)    | 300°C                  |

<sup>1</sup> Input pins have clamp diodes to the supply pins. Limit input current to 10 mA or less whenever the input signal exceeds the power supply rail by 0.1 V. <sup>2</sup> Differential input voltage is limited to 5 V or the supply voltage, whichever is less.

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages with its exposed paddle soldered to a pad (if applicable). Simulated thermal numbers on a 4-layer (2S/2P) JEDEC standard thermal test board, unless otherwise specified.

#### Table 4.

| Package Type            | θ」Α | οισ | Unit |
|-------------------------|-----|-----|------|
| 5-Lead SOT-23 (RJ-5)    | 190 | 92  | °C/W |
| 6-Ball WLCSP (CB-6-7)   | 105 | 2.6 | °C/W |
| 8-Lead MSOP (RM-8)      | 142 | 45  | °C/W |
| 8-Ball WLCSP (CB-8-2)   | 82  | N/A | °C/W |
| 14-Lead TSSOP (RU-14)   | 112 | 35  | °C/W |
| 14-Ball WLCSP (CB-14-1) | 64  | N/A | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## **TYPICAL PERFORMANCE CHARACTERISTICS**

 $T_A = 25^{\circ}C$ , unless otherwise noted.



Figure 9. Input Offset Voltage vs. Common-Mode Voltage



140

ADA4505-1/ADA4505-2/ADA4505-4

 $T_A = 25^{\circ}C$ , unless otherwise noted.



Figure 13. Input Bias Current vs. Temperature



Figure 14. Input Bias Current vs. Common-Mode Voltage and Temperature



Figure 15. Output Voltage (V₀н) to Supply Rail vs. Load Currer and Temperature







Figure 17. Input Bias Current vs. Common-Mode Voltage and Temperature



Figure 18. Output Voltage (V₀+) to Supply Rail vs. Load Current and Temperature

 $T_A = 25^{\circ}C$ , unless otherwise noted.



Figure 19. Output Voltage (VoL) to Supply Rail vs. Load Current and Temperature



Figure 20. Output Voltage (Vон) vs. Temperature



Figure 21. Output Voltage (Vol) vs. Temperature



Figure 22. Output Voltage (VoL) to Supply Rail vs. Load Current and Temperature





Figure 24. Output Voltage (Vol) vs. Temperature

 $T_A = 25^{\circ}$ C, unless otherwise noted.



Figure 25. Open-Loop Gain and Phase vs. Frequency







Figure 27. Output Impedance vs. Frequency







Figure 30. Output Impedance vs. Frequency

 $T_A = 25^{\circ}C$ , unless otherwise noted.





10k

1k

0

10

100

TTTT

100k

07416-033





Figure 34. CMRR vs. Frequency







Figure 36. Voltage Noise Density vs. Frequency

 $T_A = 25^{\circ}C$ , unless otherwise noted.







TIME (200µs/DIV)

TIME (200µs/DIV)

Figure 42. Small Signal Transient Response

Figure 41. Large Signal Transient Response

Ġ

VOLTAGE (2mV/DIV)

039

07416-041

LOAD = 100kΩ || 100pF

V<sub>SY</sub> = 5V

 $T_A = 25^{\circ}C$ , unless otherwise noted.



Figure 45. Channel Separation vs. Frequency



 $T_A = 25^{\circ}$ C, unless otherwise noted.









### **THEORY OF OPERATION**

The ADA4505-1/ADA4505-2/ADA4505-4 are unity-gain stable CMOS rail-to-rail input/output operational amplifiers designed to optimize performance in current consumption, PSRR, CMRR, and zero crossover distortion, all embedded in a small package. The typical offset voltage is 500  $\mu$ V, with a low peak-to-peak voltage noise of 2.95  $\mu$ V from 0.1 Hz to 10 Hz and a voltage noise density of 65 nV/ $\sqrt{}$ Hz at 1 kHz.

The ADA4505-x amplifiers are designed to solve two key problems in low voltage battery-powered applications: battery voltage decrease over time and rail-to-rail input stage distortion.

In battery-powered applications, the supply voltage available to the IC is the voltage of the battery. Unfortunately, the voltage of a battery decreases as it discharges itself through the load. This voltage drop over the lifetime of the battery causes an error in the output of the op amps. Some applications requiring precision measurements during the entire lifetime of the battery use voltage regulators to power up the op amps as a solution. If a design uses standard battery cells, the op amps experience a supply voltage change from roughly 3.2 V to 1.8 V during the lifetime of the battery. This means that for a PSRR of 70 dB minimum in a typical op amp, the input-referred offset error is approximately 440  $\mu$ V. If the same application uses the ADA4505-x with a 100 dB minimum PSRR, the error is only 14 µV. It is possible to calibrate this error out or to use an external voltage regulator to power the op amp, but these solutions can increase system cost and complexity. The ADA4505-x amplifiers solve the impasse with no additional cost or error-nullifying circuitry.

The second problem with battery-powered applications is the distortion caused by the standard rail-to-rail input stage. Using a CMOS nonrail-to-rail input stage (that is, a single differential pair) limits the input voltage to approximately one  $V_{GS}$  (gate-source voltage) away from one of the supply lines. Because  $V_{GS}$  for normal operation is commonly over 1 V, a single differential pair, input stage op amp greatly restricts the allowable input voltage range when using a low supply voltage. This limitation restricts the number of applications where the nonrail-to-rail input op amp was originally intended to be used. To solve this problem, a dual differential pair input stage is usually implemented (see Figure 53); however, this technique has its own drawbacks.

One differential pair amplifies the input signal when the commonmode voltage is on the high end, whereas the other pair amplifies the input signal when the common-mode voltage is on the low end. This method also requires control circuitry to operate the two differential pairs appropriately. Unfortunately, this topology leads to a very noticeable and undesirable problem; if the signal level moves through the range where one input stage turns off and the other one turns on, noticeable distortion occurs (see Figure 54).







Figure 54. Typical Input Offset Voltage vs. Common-Mode Voltage Response in a Dual Differential Pair Input Stage Op Amp (Powered by a 5 V Supply; Results of Approximately 100 Units per Graph Are Displayed)

This distortion forces the designer to devise impractical ways to avoid the crossover distortion areas, thereby narrowing the common-mode dynamic range of the operational amplifier. The ADA4505-x family solves this crossover distortion problem by using an on-chip charge pump to power the input differential pair. The charge pump creates a supply voltage higher than the voltage of the battery, allowing the input stage to handle a wide range of input signal voltages without using a second differential pair. With this solution, the input voltage can vary from one supply extreme to the other with no distortion, thereby restoring the full common-mode dynamic range of the op amp.

The charge pump has been carefully designed so that switching noise components at any frequency, both within and beyond the amplifier bandwidth, are much lower than the thermal noise floor. Therefore, the spurious-free dynamic range (SFDR) is limited only by the input signal and the thermal or flicker noise. There is no intermodulation between input signal and switching noise.

Figure 55 displays a typical front-end section of an operational amplifier with an on-chip charge pump.



with Embedded Charge Pump

Figure 56 shows the typical response of two devices from Figure 12, which shows the input offset voltage vs. input common-mode voltage for 10 devices. Figure 56 is expanded to make it easier to compare with Figure 54, which shows the typical input offset voltage vs. common-mode voltage response in a dual differential pair input stage op amp.



Figure 56. Input Offset Voltage vs. Input Common-Mode Voltage Response (Powered by a 5 V Supply; Results of Two Units Are Displayed)

This solution improves the CMRR performance tremendously. For example, if the input varies from rail to rail on a 2.5 V supply rail, using a part with a CMRR of 70 dB minimum, an input-referred error of 790  $\mu$ V is introduced. Another part with a CMRR of 52 dB minimum generates a 6.3 mV error. The ADA4505-x family CMRR of 90 dB minimum causes only a 79  $\mu$ V error. As with the PSRR error, there are complex ways to minimize this error, but the ADA4505-x family solves this problem without incurring unnecessary circuitry complexity or increased cost.

### **APPLICATIONS INFORMATION** PULSE OXIMETER CURRENT SOURCE

A pulse oximeter is a noninvasive medical device used for continuously measuring the percentage of hemoglobin (Hb) saturated with oxygen and the pulse rate of a patient. Hemoglobin that is carrying oxygen (oxyhemoglobin) absorbs light in the infrared (IR) region of the spectrum; hemoglobin that is not carrying oxygen (deoxyhemoglobin) absorbs visible red (R) light. In pulse oximetry, a clip containing two LEDs (sometimes more, depending on the complexity of the measurement algorithm) and the light sensor (photodiode) is placed on the finger or earlobe of the patient. One LED emits red light (600 nm to 700 nm), and the other emits light in the near IR (800 nm to 900 nm) region. The clip is connected by a cable to a processor unit. The LEDs are rapidly and sequentially excited by two current sources (one for each LED) whose dc levels depend on the LED being driven, based on manufacturer requirements; the detector is synchronized to capture the light from each LED as it is transmitted through the tissue.

An example design of a dc current source driving the red and infrared LEDs is shown in Figure 57. These dc current sources allow 62.5 mA and 101 mA to flow through the red and infrared LEDs, respectively. First, to prolong battery life, the LEDs are driven only when needed. One third of the ADG733 SPDT analog switch is used to disconnect/connect the 1.25 V voltage reference from/to each current circuit. When driving the LEDs, the ADR1581 1.25 V voltage reference is buffered by one half of the ADA4505-2; the presence of this voltage on the noninverting input forces the output of the op amp (due to the negative feedback) to maintain a level that causes its inverting input to track the noninverting pin. Therefore, the 1.25 V appears in parallel with the 20  $\Omega$  R1 or 12.4  $\Omega$  R5 current source resistor, creating the flow of the 62.5 mA or 101 mA current through the red or infrared LED as the output of the op amp turns on the Q1 or Q2 N-MOSFET IRLMS2002.

The maximum total quiescent currents for one half of the ADA4505-2, the ADR1581, and the ADG733 are 15  $\mu$ A, 70  $\mu$ A, and 1  $\mu$ A, respectively, for a total of 86  $\mu$ A current consumption (430  $\mu$ W power consumption) per circuit, which is good for a system powered by a battery. If the accuracy and temperature drift of the total design need improvement, use a more accurate and low temperature coefficient drift voltage reference and current source resistor. C3 and C4 are used to improve stabilization of U1; R3 and R7 are used to provide some current limit into the U1 inverting pin; and R2 and R6 are used to slow the rise time of the N-MOSFET when it turns on. These elements may not be needed, or some bench adjustments may be required.





#### FOUR-POLE, LOW-PASS BUTTERWORTH FILTER FOR GLUCOSE MONITOR

There are several methods of glucose monitoring: spectroscopic absorption of infrared light in the 2 µm to 2.5 µm range, reflectance spectrophotometry, and the amperometric type using electrochemical strips with glucose oxidase enzymes. The amperometric type generally uses three electrodes: a reference electrode, a control electrode, and a working electrode. Although this is a very old and widely used technique, signal-to-noise ratio and repeatability can be improved using the ADA4505-x family, with its low peak-to-peak voltage noise of 2.95 µV from 0.1 Hz to 10 Hz and voltage noise density of 65 nV/ $\sqrt{Hz}$  at 1 kHz.

Another consideration is operation from a 3.3 V battery. Glucose signal currents are usually less than 3 µA full scale; therefore, the I-to-V converter requires low input bias current. The ADA4505-x family is an excellent choice because it provides 0.5 pA typical and 2 pA maximum input bias current at ambient temperature.

A low-pass filter with a cutoff frequency of 80 Hz to 100 Hz is desirable in a glucose meter device to remove extraneous noise; this can be a simple two-pole or four-pole Butterworth filter. Low power op amps with bandwidths of 50 kHz to 500 kHz should be adequate. The ADA4505-x family, with its 50 kHz GBP and 7 µA typical current consumption, meets these requirements. A circuit design of a four-pole Butterworth filter (preceded by a one-pole low-pass filter) is shown in Figure 58. With a 3.3 V battery, the total power consumption of this design is 198  $\mu$ W typical at ambient temperature.



Figure 58. Four-Pole Butterworth Filter That Can Be Used in a Glucose Meter

### **OUTLINE DIMENSIONS**







Dimensions shown in millimeters

061208-A

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Range Package Description Package Option |         | Branding |
|--------------------|-------------------|------------------------------------------|---------|----------|
| ADA4505-1ARJZ-R2   | -40°C to +125°C   | 5-Lead SOT-23                            | RJ-5    | A2D      |
| ADA4505-1ARJZ-RL   | -40°C to +125°C   | 5-Lead SOT-23                            | RJ-5    | A2D      |
| ADA4505-1ARJZ-R7   | -40°C to +125°C   | 5-Lead SOT-23                            | RJ-5    | A2D      |
| ADA4505-1ACBZ-R7   | -40°C to +125°C   | 6-Ball WLCSP                             | CB-6-7  | A2F      |
| ADA4505-1ACBZ-RL   | -40°C to +125°C   | 6-Ball WLCSP                             | CB-6-7  | A2F      |
| ADA4505-2ACBZ-RL   | -40°C to +125°C   | 8-Ball WLCSP                             | CB-8-2  | A21      |
| ADA4505-2ACBZ-R7   | -40°C to +125°C   | 8-Ball WLCSP                             | CB-8-2  | A21      |
| ADA4505-2ARMZ      | -40°C to +125°C   | 8-Lead MSOP                              | RM-8    | A21      |
| ADA4505-2ARMZ-RL   | –40°C to +125°C   | 8-Lead MSOP                              | RM-8    | A21      |
| ADA4505-4ARUZ      | -40°C to +125°C   | 14-Lead TSSOP                            | RU-14   |          |
| ADA4505-4ARUZ-RL   | -40°C to +125°C   | 14-Lead TSSOP                            | RU-14   |          |
| ADA4505-4ACBZ-RL   | -40°C to +125°C   | 14-Ball WLCSP                            | CB-14-1 | A2A      |
| ADA4505-4ACBZ-R7   | -40°C to +125°C   | 14-Ball WLCSP                            | CB-14-1 | A2A      |

 $^{1}$  Z = RoHS Compliant Part.

## NOTES

## NOTES

### NOTES



www.analog.com

©2008–2010 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D07416-0-7/10(D)

Rev. D | Page 24 of 24