

# 4-Channel, 10- and 12-Bit ADCs with I<sup>2</sup>C-Compatible Interface in 16-Lead TSSOP

# AD7993/AD7994

#### **FEATURES**

10- and 12-bit ADC with fast conversion time: 2 µs typ 4 single-ended analog input channels Specified for V<sub>DD</sub> of 2.7 V to 5.5 V Low power consumption Fast throughput rate: 188 kSPS Temperature range:-40°C to +125°C Sequencer operation Automatic cycle interval mode I<sup>2</sup>C<sup>®</sup>-compatible serial interface I<sup>2</sup>C interface supports standard, fast, and high speed modes **Out-of-range indicator/alert function Pin-selectable addressing via AS** Shutdown mode: 1 µA max 16-lead TSSOP package See AD7998 and AD7992 for 8-channel and 2-channel equivalent devices, respectively.

#### **GENERAL DESCRIPTION**

The AD7993/AD7994 are 4-channel, 10- and 12-bit, low power, successive approximation ADCs with an I<sup>2</sup>C-compatible interface. The parts operate from a single 2.7 V to 5.5 V power supply and feature a 2  $\mu$ s conversion time. The parts contain a 4-channel multiplexer and track-and-hold amplifier that can handle input frequencies up to 11 MHz.

The AD7993/AD7994 provide a 2-wire serial interface that is compatible with I<sup>2</sup>C interfaces. Each part comes in two versions, AD7993-0/AD7994-0 and AD7993-1/AD7994-1, and each version allows for at least two different I<sup>2</sup>C addresses. The I<sup>2</sup>C interface on the AD7993-0/AD7994-0 supports standard and fast I<sup>2</sup>C interface modes. The I<sup>2</sup>C interface on the AD7993-1/ AD7994-1 supports standard, fast, and high speed I<sup>2</sup>C interface modes.

The AD7993/AD7994 normally remain in a shutdown state while not converting, and power up only for conversions. The conversion process can be controlled using the  $\overline{\text{CONVST}}$  pin, by a command mode where conversions occur across I<sup>2</sup>C write operations, or an automatic conversion interval mode selected through software control.

The AD7993/AD7994 require an external reference that should be applied to the REF<sub>IN</sub> pin and can be in the range of 1.2 V to  $V_{DD}$ . This allows the widest dynamic input range to the ADC.

Rev. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## FUNCTIONAL BLOCK DIAGRAM



On-chip limit registers can be programmed with high and low limits for the conversion result, and an open-drain, out-ofrange indicator output (ALERT) becomes active when the programmed high or low limits are violated by the conversion result. This output can be used as an interrupt.

## **PRODUCT HIGHLIGHTS**

- 1. 2 µs conversion time with low power consumption.
- I<sup>2</sup>C-compatible serial interface with pin-selectable addresses. Two AD7993/AD7994 versions allow five AD7993/AD7994 devices to be connected to the same serial bus.
- The parts feature automatic shutdown while not converting to maximize power efficiency. Current consumption is 1 μA max when in shutdown mode.
- 4. Reference can be driven up to the power supply.
- 5. Out-of-range indicator that can be software disabled or enabled.
- 6. One-shot and automatic conversion rates.
- 7. Registers can store minimum and maximum conversion results.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.326.8703
 © 2004 Analog Devices, Inc. All rights reserved.

# **TABLE OF CONTENTS**

| AD7993 Specifications                             |
|---------------------------------------------------|
| AD7994 Specifications                             |
| I <sup>2</sup> C Timing Specifications            |
| Absolute Maximum Ratings                          |
| ESD Caution9                                      |
| Pin Configuration and Pin Function Descriptions10 |
| Terminology 11                                    |
| Typical Performance Characteristics               |
| Circuit Information                               |
| Converter Operation15                             |
| Typical Connection Diagram16                      |
| Analog Input16                                    |
| Internal Register Structure                       |
| Address Pointer Register                          |
| Configuration Register19                          |
| Conversion Result Register                        |
| Limit Registers                                   |
| Alert Status Register                             |
| Cycle Timer Register                              |
| Sample Delay and Bit Trial Delay                  |

| Serial Interface                                                                  |
|-----------------------------------------------------------------------------------|
| Serial Bus Address                                                                |
| Writing to the AD7993/AD799424                                                    |
| Writing to the Address Pointer Register for a Subsequent<br>Read24                |
| Writing a Single Byte of Data to the Alert Status Register or<br>Cycle Register24 |
| Writing Two Bytes of Data to a Limit or Hysteresis<br>Register                    |
| Reading Data from the AD7993/AD7994                                               |
| Alert/Busy Pin                                                                    |
| SMBus Alert 27                                                                    |
| Busy                                                                              |
| Placing the AD7993-1/AD7994-1 into High Speed Mode 27                             |
| The Address Select (AS) Pin 27                                                    |
| Modes of Operation                                                                |
| Mode 1—Using the CONVST Pin 28                                                    |
| Mode 2—Command Mode 29                                                            |
| Mode 3—Automatic Cycle Interval Mode 30                                           |
| Outline Dimensions                                                                |
| Ordering Guide                                                                    |
| Related Parts in I <sup>2</sup> C-Compatible ADC Product Family 31                |

## **REVISION HISTORY**

10/04—Revision 0: Initial Version

# **AD7993 SPECIFICATIONS**

Temperature range for B version is  $-40^{\circ}$ C to  $+125^{\circ}$ C. Unless otherwise noted,  $V_{DD} = 2.7$  V to 5.5 V; REF<sub>IN</sub> = 2.5 V; For the AD7993-0, all specifications apply for f<sub>SCL</sub> up to 400 kHz. For the AD7993-1, all specs apply for f<sub>SCL</sub> up to 3.4 MHz, unless otherwise noted.  $T_A = T_{MIN}$  to  $T_{MAX}$ .

| Table | 1. |
|-------|----|
|       |    |

| Parameter                                           | <b>B</b> Version       | Unit        | Test Conditions/Comments                                                                                                                                                  |
|-----------------------------------------------------|------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DYNAMIC PERFORMANCE <sup>1</sup>                    |                        |             | $F_{IN} = 10$ kHz sine wave for $f_{SCL}$ from 1.7 MHz                                                                                                                    |
|                                                     |                        |             | to 3.4 MHz                                                                                                                                                                |
|                                                     |                        |             | $F_{IN} = 1 \text{ kHz}$ sine wave for $f_{SCL}$ up to 400 kHz                                                                                                            |
| Signal-to-Noise + Distortion (SINAD) <sup>2</sup>   | 61                     | dB min      |                                                                                                                                                                           |
| Total Harmonic Distortion (THD) <sup>2</sup>        | -75                    | dB max      |                                                                                                                                                                           |
| Peak Harmonic or Spurious Noise (SFDR) <sup>2</sup> | -76                    | dB max      |                                                                                                                                                                           |
| Intermodulation Distortion (IMD) <sup>2</sup>       |                        |             | fa = 10.1 kHz, fb = 9.9 kHz for f <sub>SCL</sub> from<br>1.7 MHz to 3.4 MHz                                                                                               |
|                                                     |                        |             | $\label{eq:fa} \begin{array}{l} \mbox{fa} = 1.1 \mbox{ kHz}, \mbox{fb} = 0.9 \mbox{ kHz} \mbox{ for } \mbox{f}_{SCL} \mbox{ up to} \\ \mbox{400 \mbox{ kHz}} \end{array}$ |
| Second-Order Terms                                  | -86                    | dB typ      |                                                                                                                                                                           |
| Third-Order Terms                                   | -86                    | dB typ      |                                                                                                                                                                           |
| Aperture Delay <sup>2</sup>                         | 10                     | ns max      |                                                                                                                                                                           |
| Aperture Jitter <sup>2</sup>                        | 50                     | ps typ      |                                                                                                                                                                           |
| Channel-to-Channel Isolation <sup>2</sup>           | -90                    | dB typ      | $F_{IN} = 108$ Hz, see the Terminology section                                                                                                                            |
| Full-Power Bandwidth <sup>2</sup>                   | 11                     | MHz typ     | @ 3 dB                                                                                                                                                                    |
|                                                     | 2                      | MHz typ     | @ 0.1 dB                                                                                                                                                                  |
| DC ACCURACY                                         |                        |             |                                                                                                                                                                           |
| Resolution                                          | 10                     | Bits        |                                                                                                                                                                           |
| Integral Nonlinearity <sup>1, 2</sup>               | ±0.5                   | LSB max     |                                                                                                                                                                           |
| Differential Nonlinearity <sup>1, 2</sup>           | ±0.5                   | LSB max     | Guaranteed no missed codes to 10 bits                                                                                                                                     |
| Offset Error <sup>2</sup>                           | ±1.5                   | LSB max     | Mode 1 (CONVST Mode)                                                                                                                                                      |
|                                                     | ±2.5                   | LSB max     | Mode 2 (Command Mode)                                                                                                                                                     |
| Offset Error Match <sup>2</sup>                     | ±0.5                   | LSB max     |                                                                                                                                                                           |
| Gain Error <sup>2</sup>                             | ±1.5                   | LSB max     |                                                                                                                                                                           |
| Gain Error Match <sup>2</sup>                       | ±0.5                   | LSB max     |                                                                                                                                                                           |
| ANALOG INPUT                                        |                        |             |                                                                                                                                                                           |
| Input Voltage Range                                 | 0 to REF <sub>IN</sub> | V           |                                                                                                                                                                           |
| DC Leakage Current                                  | ±1                     | μA max      |                                                                                                                                                                           |
| Input Capacitance                                   | 30                     | pF typ      |                                                                                                                                                                           |
| REFERENCE INPUT                                     |                        |             |                                                                                                                                                                           |
| REF <sub>IN</sub> Input Voltage Range               | 1.2 to $V_{DD}$        | V min/V max |                                                                                                                                                                           |
| DC Leakage Current                                  | ±1                     | μA max      |                                                                                                                                                                           |
| Input Impedance                                     | 69                     | kΩ typ      | During a conversion                                                                                                                                                       |
| LOGIC INPUTS (SDA, SCL)                             |                        |             |                                                                                                                                                                           |
| Input High Voltage, V <sub>INH</sub>                | 0.7 (V <sub>DD</sub> ) | V min       |                                                                                                                                                                           |
| Input Low Voltage, V <sub>INL</sub>                 | 0.3 (V <sub>DD</sub> ) | V max       |                                                                                                                                                                           |
| Input Leakage Current, I <sub>IN</sub>              | ±1                     | µA max      | $V_{IN} = 0 V \text{ or } V_{DD}$                                                                                                                                         |
| Input Capacitance, $C_{IN}^{3}$                     | 10                     | pF max      |                                                                                                                                                                           |
| Input Hysteresis, V <sub>HYST</sub>                 | 0.1(V <sub>DD</sub> )  | V min       |                                                                                                                                                                           |

| Parameter                                                     | <b>B</b> Version | Unit            | Test Conditions/Comments                                                         |
|---------------------------------------------------------------|------------------|-----------------|----------------------------------------------------------------------------------|
| LOGIC INPUTS (CONVST)                                         |                  |                 |                                                                                  |
| Input High Voltage, VINH                                      | 2.4              | V min           | $V_{DD} = 5 V$                                                                   |
|                                                               | 2.0              | V min           | $V_{DD} = 3 V$                                                                   |
| Input Low Voltage, V <sub>INL</sub>                           | 0.8              | V max           | $V_{DD} = 5 V$                                                                   |
|                                                               | 0.4              | V max           | $V_{DD} = 3 V$                                                                   |
| Input Leakage Current, I <sub>IN</sub>                        | ±1               | μA max          | $V_{IN} = 0 V \text{ or } V_{DD}$                                                |
| Input Capacitance, C <sub>IN</sub> <sup>3</sup>               | 10               | pF max          |                                                                                  |
| LOGIC OUTPUTS (OPEN-DRAIN)                                    |                  |                 |                                                                                  |
| Output Low Voltage, V <sub>OL</sub>                           | 0.4              | V max           | $I_{SINK} = 3 \text{ mA}$                                                        |
|                                                               | 0.6              | V max           | $I_{SINK} = 6 \text{ mA}$                                                        |
| Floating-State Leakage Current                                | ± 1              | μA max          |                                                                                  |
| Floating-State Output Capacitance <sup>3</sup>                | 10               | pF max          |                                                                                  |
| Output Coding                                                 | Straight         | Natural) Binary |                                                                                  |
| CONVERSION RATE                                               |                  |                 | See Modes of Operation section                                                   |
| Conversion Time                                               | 2                | μs typ          |                                                                                  |
| Throughput Rate                                               |                  |                 |                                                                                  |
| Mode 1 (Reading after the Conversion)                         | 5                | kSPS typ        | $f_{SCL} = 100 \text{ kHz}$                                                      |
|                                                               | 21               | kSPS typ        | $f_{SCL} = 400 \text{ kHz}$                                                      |
|                                                               | 121              | kSPS typ        | $f_{SCL} = 3.4 \text{ MHz}$                                                      |
| Mode 2                                                        | 5.5              | kSPS typ        | $f_{SCL} = 100 \text{ kHz}$                                                      |
|                                                               | 22               | kSPS typ        | $f_{SCL} = 400 \text{ kHz}$                                                      |
|                                                               | 147              | kSPS typ        | f <sub>SCL</sub> = 3.4 MHz, 188 kSPS typ @ 5 V                                   |
| POWER REQUIREMENTS                                            |                  |                 |                                                                                  |
| V <sub>DD</sub>                                               | 2.7/5.5          | V min/max       |                                                                                  |
| l <sub>DD</sub>                                               |                  |                 | Digital inputs = $0 \text{ V or } V_{DD}$                                        |
| Power-Down Mode, Interface Inactive                           | 1/2              | μA max          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}$                                           |
| Power-Down Mode, Interface Active                             | 0.07/0.3         | mA max          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 400 \text{ kHz } f_{SCL}$                 |
|                                                               | 0.3/0.6          | mA max          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 3.4 \text{ MHz } f_{SCL}$                 |
| Operating, Interface Inactive                                 | 0.06/0.1         | mA max          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 400 \text{ kHz } f_{SCL}$                 |
|                                                               | 0.3/0.6          | mA max          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 3.4 \text{ MHz } f_{SCL}$                 |
| Operating, Interface Active                                   | 0.15/0.4         | mA max          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 400 \text{ kHz } f_{SCL}$                 |
|                                                               | 0.6/1.1          | mA max          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 3.4 \text{ MHz } f_{SCL} \text{ Mode } 1$ |
|                                                               | 0.7/1.4          | mA typ          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 3.4 \text{ MHz } f_{SCL} \text{ Mode } 2$ |
| Mode 3 (I <sup>2</sup> C Inactive, T <sub>CONVERT</sub> x 32) | 0.7/1.5          | mA max          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}$                                           |
| POWER DISSIPATION                                             |                  |                 |                                                                                  |
| Fully Operational                                             |                  |                 |                                                                                  |
| Operating, Interface Active                                   | 0.495/2.2        | mW max          | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 400 \text{ kHz } f_{SCL}$                 |
|                                                               | 1.98/6.05        | mW max          | V <sub>DD</sub> = 3.3 V/5.5 V, 3.4 MHz f <sub>SCL</sub> Mode 1                   |
|                                                               | 2.31/7.7         | mW typ          | V <sub>DD</sub> = 3.3 V/5.5 V, 3.4 MHz f <sub>SCL</sub> Mode 2                   |
| Power-Down, Interface Inactive                                | 3.3/11           | μW max          | $V_{DD} = 3.3 V/5.5 V$                                                           |

<sup>1</sup> Min/max ac dynamic performance, INL and DNL specifications are typical specifications when operating in Mode 2 with I<sup>2</sup>C high speed mode SCL frequencies. Specifications outlined for Mode 2 apply to Mode 3 also. Sample delay and bit trial delay enabled.
 <sup>2</sup> See the Terminology section.
 <sup>3</sup> Guaranteed by initial characterization.

# **AD7994 SPECIFICATIONS**

Temperature range for B version is  $-40^{\circ}$ C to  $+125^{\circ}$ C. Unless otherwise noted,  $V_{DD} = 2.7$  V to 5.5 V; REF<sub>IN</sub> = 2.5 V. For the AD7994-0, all specifications apply for f<sub>SCL</sub> up to 400 kHz. For the AD7994-1, all specs apply for f<sub>SCL</sub> up to 3.4 MHz, unless otherwise noted.  $T_A = T_{MIN}$  to  $T_{MAX}$ .

#### Table 2.

| Parameter                                           | <b>B</b> Version       | Unit        | Test Conditions/Comments                                                    |
|-----------------------------------------------------|------------------------|-------------|-----------------------------------------------------------------------------|
| DYNAMIC PERFORMANCE <sup>1</sup>                    |                        |             | $F_{IN} = 10$ kHz sine wave for $f_{SCL}$ from 1.7 MHz to                   |
|                                                     |                        |             | 3.4 MHz                                                                     |
|                                                     |                        |             | $F_{IN} = 1 \text{ kHz}$ sine wave for $f_{SCL}$ up to 400 kHz              |
| Signal-to-Noise + Distortion (SINAD) <sup>2</sup>   | 70.5                   | dB min      |                                                                             |
| Signal-to-Noise Ratio (SNR) <sup>2</sup>            | 71                     | dB min      |                                                                             |
| Total Harmonic Distortion (THD) <sup>2</sup>        | -78                    | dB max      |                                                                             |
| Peak Harmonic or Spurious Noise (SFDR) <sup>2</sup> | -79                    | dB max      |                                                                             |
| Intermodulation Distortion (IMD) <sup>2</sup>       |                        |             | fa = 10.1 kHz, fb = 9.9 kHz for $f_{SCL}$ from 1.7 MHz to 3.4 MHz           |
|                                                     |                        |             | $fa = 1.1 \text{ kHz}$ , $fb = 0.9 \text{ kHz}$ for $f_{SCL}$ up to 400 kHz |
| Second-Order Terms                                  | -90                    | dB typ      |                                                                             |
| Third-Order Terms                                   | -90                    | dB typ      |                                                                             |
| Aperture Delay <sup>2</sup>                         | 10                     | ns max      |                                                                             |
| Aperture Jitter <sup>2</sup>                        | 50                     | ps typ      |                                                                             |
| Channel-to-Channel Isolation <sup>2</sup>           | -90                    | dB typ      | $F_{IN} = 108$ Hz, see the Terminology section                              |
| Full-Power Bandwidth <sup>2</sup>                   | 11                     | MHz typ     | @ 3 dB                                                                      |
|                                                     | 2                      | MHz typ     | @ 0.1 dB                                                                    |
| DC ACCURACY                                         |                        |             |                                                                             |
| Resolution                                          | 12                     | Bits        |                                                                             |
| Integral Nonlinearity <sup>1, 2</sup>               | ±1                     | LSB max     |                                                                             |
|                                                     | ±0.2                   | LSB typ     |                                                                             |
| Differential Nonlinearity <sup>1, 2</sup>           | +1/-0.9                | LSB max     | Guaranteed no missed codes to 12 bits                                       |
|                                                     | ±0.2                   | LSB typ     |                                                                             |
| Offset Error <sup>2</sup>                           | ±4                     | LSB max     | Mode 1 (CONVST Mode)                                                        |
|                                                     | ±6                     | LSB max     | Mode 2 (Command Mode)                                                       |
| Offset Error Match <sup>2</sup>                     | ±1                     | LSB max     |                                                                             |
| Gain Error <sup>2</sup>                             | ±2                     | LSB max     |                                                                             |
| Gain Error Match <sup>2</sup>                       | ±1                     | LSB max     |                                                                             |
| ANALOG INPUT                                        |                        |             |                                                                             |
| Input Voltage Range                                 | 0 to REF <sub>IN</sub> | V           |                                                                             |
| DC Leakage Current                                  | ± 1                    | μA max      |                                                                             |
| Input Capacitance                                   | 30                     | pF typ      |                                                                             |
| REFERENCE INPUT                                     |                        |             |                                                                             |
| REF <sub>IN</sub> Input Voltage Range               | 1.2 to V <sub>DD</sub> | V min/V max |                                                                             |
| DC Leakage Current                                  | ± 1                    | μA max      |                                                                             |
| Input Impedance                                     | 69                     | kΩ typ      | During a converison                                                         |
| LOGIC INPUTS (SDA, SCL)                             |                        |             |                                                                             |
| Input High Voltage, VINH                            | 0.7 (V <sub>DD</sub> ) | V min       |                                                                             |
| Input Low Voltage, VINL                             | 0.3 (V <sub>DD</sub> ) | V max       |                                                                             |
| Input Leakage Current, In                           | ± 1                    | µA max      | $V_{IN} = 0 V \text{ or } V_{DD}$                                           |
| Input Capacitance, $C_{IN}^3$                       | 10                     | pF max      |                                                                             |
| Input Hysteresis, V <sub>HYST</sub>                 | 0.1 (V <sub>DD</sub> ) | Vmin        |                                                                             |

| Parameter                                                     | <b>B</b> Version | Unit      | Test Conditions/Comments                                                                |
|---------------------------------------------------------------|------------------|-----------|-----------------------------------------------------------------------------------------|
| LOGIC INPUTS (CONVST)                                         |                  |           |                                                                                         |
| Input High Voltage, VINH                                      | 2.4              | V min     | $V_{DD} = 5 V$                                                                          |
|                                                               | 2.0              | V min     | $V_{DD} = 3 V$                                                                          |
| Input Low Voltage, V <sub>INL</sub>                           | 0.8              | V max     | $V_{DD} = 5 V$                                                                          |
|                                                               | 0.4              | V max     | $V_{DD} = 3 V$                                                                          |
| Input Leakage Current, I <sub>IN</sub>                        | ±1               | μA max    | $V_{IN} = 0 V \text{ or } V_{DD}$                                                       |
| Input Capacitance, C <sub>IN</sub> <sup>3</sup>               | 10               | pF max    |                                                                                         |
| LOGIC OUTPUTS (OPEN-DRAIN)                                    |                  |           |                                                                                         |
| Output Low Voltage, Vol                                       | 0.4              | V max     | $I_{SINK} = 3 \text{ mA}$                                                               |
| . 2                                                           | 0.6              | V max     | $I_{SINK} = 6 \text{ mA}$                                                               |
| Floating-State Leakage Current                                | ±1               | μA max    |                                                                                         |
| Floating-State Output Capacitance <sup>3</sup>                | 10               | pF max    |                                                                                         |
| Output Coding                                                 | Straight (Nati   |           |                                                                                         |
| CONVERSION RATE                                               |                  | -         | See the Serial Interface section                                                        |
| Conversion Time                                               | 2                | μs typ    |                                                                                         |
| Throughput Rate                                               |                  |           |                                                                                         |
| Mode 1 (Reading after the Conversion)                         | 5                | kSPS typ  | f <sub>scl</sub> = 100 kHz                                                              |
| -                                                             | 21               | kSPS typ  | $f_{SCL} = 400 \text{ kHz}$                                                             |
|                                                               | 121              | kSPS typ  | $f_{SCL} = 3.4 \text{ MHz}$                                                             |
| Mode 2                                                        | 5.5              | kSPS typ  | $f_{SCL} = 100 \text{ kHz}$                                                             |
|                                                               | 22               | kSPS typ  | $f_{SCL} = 400 \text{ kHz}$                                                             |
|                                                               | 147              | kSPS typ  | f <sub>SCL</sub> = 3.4 MHz , 188 kSPS typ @ 5 V                                         |
| POWER REQUIREMENTS                                            |                  |           |                                                                                         |
| V <sub>DD</sub>                                               | 2.7/5.5          | V min/max |                                                                                         |
| ldd                                                           |                  |           | Digital inputs = $0 V \text{ or } V_{DD}$                                               |
| Power-Down Mode, Interface Inactive                           | 1/2              | μA max    | V <sub>DD</sub> = 3.3 V/5.5 V                                                           |
| Power-Down Mode, Interface Active                             | 0.07/0.3         | mA max    | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 400 \text{ kHz } f_{SCL}$                        |
|                                                               | 0.3/0.6          | mA max    | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 3.4 \text{ MHz } f_{SCL}$                        |
| Operating, Interface Inactive                                 | 0.06/0.1         | mA max    | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 400 \text{ kHz } f_{SCL}$                        |
|                                                               | 0.3/0.6          | mA max    | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 3.4 \text{ MHz } f_{SCL}$                        |
| Operating, Interface Active                                   | 0.15/0.4         | mA max    | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 400 \text{ kHz } f_{SCL}$                        |
|                                                               | 0.6/1.1          | mA max    | $V_{DD}$ = 3.3 V/5.5 V, 3.4 MHz f <sub>SCL</sub> Mode 1                                 |
|                                                               | 0.7/1.4          | mA typ    | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 3.4 \text{ MHz} f_{SCL} \text{ Mode } 2$         |
| Mode 3 (I <sup>2</sup> C Inactive, T <sub>CONVERT</sub> x 32) | 0.7/1.5          | mA max    | V <sub>DD</sub> = 3.3 V/5.5 V                                                           |
| POWER DISSIPATION                                             |                  |           |                                                                                         |
| Fully Operational                                             |                  |           |                                                                                         |
| Operating, Interface Active                                   | 0.495/2.2        | mW max    | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 400 \text{ kHz } f_{SCL}$                        |
|                                                               | 1.98/6.05        | mW max    | $V_{DD} = 3.3 \text{ V}/5.5 \text{ V}, 3.4 \text{ MHz} \text{ f}_{SCL} \text{ Mode } 1$ |
|                                                               | 2.31/7.7         | mW typ    | $V_{DD}$ = 3.3 V/5.5 V, 3.4 MHz f <sub>SCL</sub> Mode 2                                 |
| Power-Down, Interface Inactive                                | 3.3/11           | μW max    | V <sub>DD</sub> = 3.3 V/5.5 V                                                           |

<sup>1</sup> Min/max AC dynamic performance, INL and DNL specifications are typical specifications when operating in Mode 2 with I<sup>2</sup>C high speed mode SCL frequencies. Specifications outlined for Mode 2 apply to Mode 3 also. Sample delay and bit trial delay enabled.
 <sup>2</sup> See the Terminology section.
 <sup>3</sup> Guaranteed by initial characterization.

# I<sup>2</sup>C TIMING SPECIFICATIONS

Guaranteed by initial characterization. All values measured with input filtering enabled.  $C_B$  refers to capacitive load on the bus line. tr and tf measured between 0.3  $V_{DD}$  and 0.7  $V_{DD}$ .

High speed mode timing specifications apply to the AD7993-1/AD7994-1 only. Standard and fast mode timing specifications apply to both the AD7993-0/AD7994-0 and the AD7993-1/AD7994-1. See Figure 2.

Unless otherwise noted,  $V_{DD}$  = 2.7 V to 5.5 V; REF<sub>IN</sub> = 2.5 V; T<sub>A</sub> =T<sub>MIN</sub> to T<sub>MAX</sub>.

#### Table 3.

|                |                                    | AD7993/AD7994<br>Limit at T <sub>MIN</sub> , T <sub>MAX</sub> |                 |      |                                                                       |  |
|----------------|------------------------------------|---------------------------------------------------------------|-----------------|------|-----------------------------------------------------------------------|--|
| Parameter      | Conditions                         | Min                                                           | Max             | Unit | Description                                                           |  |
| fscl           | Standard mode                      |                                                               | 100             | kHz  | Serial clock frequency                                                |  |
|                | Fast mode                          |                                                               | 400             | kHz  |                                                                       |  |
|                | High speed mode                    |                                                               |                 |      |                                                                       |  |
|                | $C_B = 100 \text{ pF max}$         |                                                               | 3.4             | MHz  |                                                                       |  |
|                | $C_B = 400 \text{ pF max}$         |                                                               | 1.7             | MHz  |                                                                       |  |
| 1              | Standard mode                      | 4                                                             |                 | μs   | t <sub>ніgн</sub> , SCL high time                                     |  |
|                | Fast mode                          | 0.6                                                           |                 | μs   |                                                                       |  |
|                | High speed mode                    |                                                               |                 |      |                                                                       |  |
|                | $C_B = 100 \text{ pF max}$         | 60                                                            |                 | ns   |                                                                       |  |
|                | $C_B = 400 \text{ pF} \text{ max}$ | 120                                                           |                 | ns   |                                                                       |  |
| 2              | Standard mode                      | 4.7                                                           |                 | μs   | t <sub>LOW</sub> , SCL low time                                       |  |
|                | Fast mode                          | 1.3                                                           |                 | μs   |                                                                       |  |
|                | High speed mode                    |                                                               |                 |      |                                                                       |  |
|                | $C_B = 100 \text{ pF max}$         | 160                                                           |                 | ns   |                                                                       |  |
|                | $C_B = 400 \text{ pF max}$         | 320                                                           |                 | ns   |                                                                       |  |
| 3              | Standard mode                      | 250                                                           |                 | ns   | t <sub>su;DAT</sub> , data setup time                                 |  |
|                | Fast mode                          | 100                                                           |                 | ns   |                                                                       |  |
|                | High speed mode                    | 10                                                            |                 | ns   |                                                                       |  |
| 1 <sup>1</sup> | Standard mode                      | 0                                                             | 3.45            | μs   | t <sub>HD;DAT</sub> , data hold time                                  |  |
|                | Fast mode                          | 0                                                             | 0.9             | μs   |                                                                       |  |
|                | High speed mode                    |                                                               |                 |      |                                                                       |  |
|                | $C_B = 100 \text{ pF max}$         | 0                                                             | 70 <sup>2</sup> | ns   |                                                                       |  |
|                | $C_B = 400 \text{ pF max}$         | 0                                                             | 150             | ns   |                                                                       |  |
| 5              | Standard mode                      | 4.7                                                           |                 | μs   | t <sub>SU;STA</sub> , setup time for a repeated start condition       |  |
|                | Fast mode                          | 0.6                                                           |                 | μs   |                                                                       |  |
|                | High speed mode                    | 160                                                           |                 | ns   |                                                                       |  |
| 5              | Standard mode                      | 4                                                             |                 | μs   | t <sub>HD;STA</sub> , hold time (repeated) start condition            |  |
|                | Fast mode                          | 0.6                                                           |                 | μs   |                                                                       |  |
|                | High speed mode                    | 160                                                           |                 | ns   |                                                                       |  |
| 7              | Standard mode                      | 4.7                                                           |                 | μs   | t <sub>BUF</sub> , bus free time between a stop and a start condition |  |
|                | Fast mode                          | 1.3                                                           |                 | μs   |                                                                       |  |
| 8              | Standard mode                      | 4                                                             |                 | μs   | t <sub>su;sto</sub> , setup time for stop condition                   |  |
|                | Fast mode                          | 0.6                                                           |                 | μs   |                                                                       |  |
|                | High speed mode                    | 160                                                           |                 | ns   |                                                                       |  |
| 9              | Standard mode                      |                                                               | 1000            | ns   | t <sub>RDA</sub> , rise time of SDA signal                            |  |
|                | Fast mode                          | 20 + 0.1 C <sub>B</sub>                                       | 300             | ns   |                                                                       |  |
|                | High speed mode                    |                                                               |                 |      |                                                                       |  |
|                | $C_B = 100 \text{ pF max}$         | 10                                                            | 80              | ns   |                                                                       |  |
|                | $C_B = 400 \text{ pF max}$         | 20                                                            | 160             | ns   |                                                                       |  |

|                              |                                    | AD7993/AD7994<br>Limit at T <sub>MIN</sub> , T <sub>MAX</sub> |      |        |                                                                                                           |
|------------------------------|------------------------------------|---------------------------------------------------------------|------|--------|-----------------------------------------------------------------------------------------------------------|
| Parameter                    | Conditions                         | Min                                                           | Мах  | Unit   | Description                                                                                               |
| t <sub>10</sub>              | Standard mode                      |                                                               | 300  | ns     | t <sub>FDA</sub> , fall time of SDA signal                                                                |
|                              | Fast mode                          | 20 + 0.1 C <sub>B</sub>                                       | 300  | ns     |                                                                                                           |
|                              | High speed mode                    |                                                               |      |        |                                                                                                           |
|                              | $C_B = 100 \text{ pF max}$         | 10                                                            | 80   | ns     |                                                                                                           |
|                              | $C_B = 400 \text{ pF} \text{ max}$ | 20                                                            | 160  | ns     |                                                                                                           |
| t11                          | Standard mode                      |                                                               | 1000 | ns     | t <sub>RCL</sub> , rise time of SCL signal                                                                |
|                              | Fast mode                          | 20 + 0.1 C <sub>B</sub>                                       | 300  | ns     |                                                                                                           |
|                              | High speed mode                    |                                                               |      |        |                                                                                                           |
|                              | $C_B = 100 \text{ pF max}$         | 10                                                            | 40   | ns     |                                                                                                           |
|                              | $C_B = 400 \text{ pF} \text{ max}$ | 20                                                            | 80   | ns     |                                                                                                           |
| t <sub>11A</sub>             | Standard mode                      |                                                               | 1000 | ns     | t <sub>RCL1</sub> , rise time of SCL signal after a repeated start condition and after an acknowledge bit |
|                              | Fast mode                          | 20 + 0.1 C <sub>B</sub>                                       | 300  | ns     |                                                                                                           |
|                              | High speed mode                    |                                                               |      |        |                                                                                                           |
|                              | $C_B = 100 \text{ pF max}$         | 10                                                            | 80   | ns     |                                                                                                           |
|                              | $C_B = 400 \text{ pF} \text{ max}$ | 20                                                            | 160  | ns     |                                                                                                           |
| t <sub>12</sub>              | Standard mode                      |                                                               | 300  | ns     | t <sub>FCL</sub> , fall time of SCL signal                                                                |
|                              | Fast mode                          | 20 + 0.1 C <sub>B</sub>                                       | 300  | ns     |                                                                                                           |
|                              | High speed mode                    |                                                               |      |        |                                                                                                           |
|                              | $C_B = 100 \text{ pF max}$         | 10                                                            | 40   | ns     |                                                                                                           |
|                              | $C_B = 400 \text{ pF} \text{ max}$ | 20                                                            | 80   | ns     |                                                                                                           |
| t <sub>SP</sub> <sup>2</sup> | Fast mode                          | 0                                                             | 50   | ns     | Pulse width of suppressed spike                                                                           |
|                              | High speed mode                    | 0                                                             | 10   | ns     |                                                                                                           |
| tpower-up                    |                                    | 1                                                             |      | typ μs | Power-up time                                                                                             |

<sup>1</sup> A device must provide a data hold time for SDA in order to bridge the undefined region of the SCL falling edge. <sup>2</sup> For 3 V supplies, the maximum hold time with  $C_B = 100 \text{ pF}$  max is 100 ns max.



Figure 2. Two-Wire Serial Interface Timing Diagram

# ABSOLUTE MAXIMUM RATINGS

 $T_A = 25^{\circ}C$ , unless otherwise noted.

#### Table 4.

| Parameter                                             | Rating                              |
|-------------------------------------------------------|-------------------------------------|
| V <sub>DD</sub> to GND                                | –0.3 V to 7 V                       |
| Analog Input Voltage to GND                           | -0.3 V to V <sub>DD</sub> + 0.3 V   |
| Reference Input Voltage to GND                        | -0.3 V to V <sub>DD</sub> + 0.3 V   |
| Digital Input Voltage to GND                          | –0.3 V to +7 V                      |
| Digital Output Voltage to GND                         | $-0.3$ V to $V_{\text{DD}}$ + 0.3 V |
| Input Current to Any Pin Except Supplies <sup>1</sup> | ±10 mA                              |
| Operating Temperature Range                           |                                     |
| Commercial (B Version)                                | -40°C to +125°C                     |
| Storage Temperature Range                             | –65°C to +150°                      |
| Junction Temperature                                  | 150°C                               |
| 20-Lead TSSOP                                         |                                     |
| θ <sub>JA</sub> Thermal Impedance                     | 150.4°C/W                           |
| θ <sub>JC</sub> Thermal Impedance                     | 27.6°C/W                            |
| Pb/SN Temperature, Soldering                          |                                     |
| Reflow (10 s to 30 s)                                 | 240(+0/-5)°C                        |
| Pb-Free Temperature, Soldering                        |                                     |
| Reflow                                                | 260(+0)°C                           |
| ESD                                                   | 1.5 kV                              |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>1</sup> Transient currents of up to 100 mA do not cause SCR latch-up.

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# **PIN CONFIGURATION AND PIN FUNCTION DESCRIPTIONS**



Figure 3. 16-Lead TSSOP Pin Configuration

#### **Table 5. Pin Function Descriptions**

| Pin No.        | Mnemonic          | Function                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2, 3, 4, 16 | AGND              | Analog Ground. Ground reference point for all circuitry on the AD7993/AD7994. All analog input signals should be referred to this AGND voltage.                                                                                                                                                                                                                                                                                      |
| 5              | V <sub>DD</sub>   | Power Supply Input. The V <sub>DD</sub> range for the AD7993/AD7994 is from 2.7 V to 5.5 V.                                                                                                                                                                                                                                                                                                                                          |
| 6              | REFIN             | Voltage Reference Input. The external reference for the AD7993/AD7994 should be applied to this input pin. The voltage range for the external reference is 1.2 V to V <sub>DD</sub> . A 0.1 $\mu$ F and 1 $\mu$ F capacitor should be placed between REF <sub>IN</sub> and AGND. See Figure 22.                                                                                                                                      |
| 7              | V <sub>IN</sub> 1 | Analog Input 1. Single-ended analog input channel. The input range is 0 V to REF <sub>IN</sub> .                                                                                                                                                                                                                                                                                                                                     |
| 8              | V <sub>IN</sub> 3 | Analog Input 3. Single-ended analog input channel. The input range is 0 V to $REF_{IN}$ .                                                                                                                                                                                                                                                                                                                                            |
| 9              | V <sub>IN</sub> 4 | Analog Input 4. Single-ended analog input channel. The input range is 0 V to REF <sub>IN</sub> .                                                                                                                                                                                                                                                                                                                                     |
| 10             | V <sub>IN</sub> 2 | Analog Input 2. Single-ended analog input channel. The input range is 0 V to $REF_{IN}$ .                                                                                                                                                                                                                                                                                                                                            |
| 11             | AS                | Logic Input. Address select input that selects one of three I <sup>2</sup> C addresses for the AD7993/AD7994, as shown in Table 6. The device address depends on the voltage applied to this pin.                                                                                                                                                                                                                                    |
| 12             | CONVST            | Logic Input Signal/Convert Start Signal. This is an edge-triggered logic input. The rising edge of this signal powers up the part. The power-up time for the part is 1 µs. The falling edge of CONVST places the track/hold into hold mode and initiates a conversion. A power-up time of at least 1 µs must be allowed for the CONVST high pulse; otherwise, the conversion result is invalid (see the Modes of Operation section). |
| 13             | ALERT/BUSY        | Digital Output, Selectable as an ALERT or BUSY Output Function. When configured as an ALERT, this pin acts as an out-of-range indicator and, if enabled, becomes active when the conversion result violates the DATA <sub>HIGH</sub> or DATA <sub>LOW</sub> register values. See the Limit Registers section. When configured as a BUSY output, this pin becomes active when a conversion is in progress. Open-drain output.         |
| 14             | SDA               | Digital I/O. Serial bus bidirectional data. Open-drain output. External pull-up resistor required.                                                                                                                                                                                                                                                                                                                                   |
| 15             | SCL               | Digital Input. Serial bus clock. External pull-up resistor required.                                                                                                                                                                                                                                                                                                                                                                 |

#### Table 6. I<sup>2</sup>C Address Selection

| Part Number           | AS Pin          | I <sup>2</sup> C Address |  |
|-----------------------|-----------------|--------------------------|--|
| AD7993-0              | GND             | 010 0001                 |  |
| AD7993-0              | V <sub>DD</sub> | 010 0010                 |  |
| AD7993-1              | GND             | 010 0011                 |  |
| AD7993-1              | V <sub>DD</sub> | 010 0100                 |  |
| AD7993-x <sup>1</sup> | Float           | 010 0000                 |  |
| AD7994-0              | GND             | 010 0001                 |  |
| AD7994-0              | V <sub>DD</sub> | 010 0010                 |  |
| AD7994-1              | GND             | 010 0011                 |  |
| AD7994-1              | V <sub>DD</sub> | 010 0100                 |  |
| AD7994-x              | Float           | 010 0000                 |  |

<sup>1</sup> If the AS pin is left floating on any of the AD7993/AD7994 parts, the device address is 010 0000.

# TERMINOLOGY

#### Signal-to-Noise and Distortion Ratio (SINAD)

The measured ratio of signal-to-noise and distortion at the output of the A/D converter. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency ( $f_s/2$ ), excluding dc. The ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise. The theoretical signal-to-noise and distortion ratio for an ideal N-bit converter with a sine wave input is given by

Signal-to-(Noise + Distortion) = (6.02 N + 1.76) dB

Thus, the SINAD is 61.96 dB for a 10-bit converter and 74 dB for a 12-bit converter.

#### **Total Harmonic Distortion (THD)**

The ratio of the rms sum of harmonics to the fundamental. For the AD7993/AD7994, it is defined as

THD (dB) = 20 log 
$$\frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$ , and  $V_6$  are the rms amplitudes of the second through sixth harmonics.

#### Peak Harmonic or Spurious Noise

The ratio of the rms value of the next largest component in the ADC output spectrum (up to  $f_s/2$  and excluding dc) to the rms value of the fundamental. Typically, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it is a noise peak.

#### Intermodulation Distortion

With inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities creates distortion products at sum and difference frequencies of mfa  $\pm$  nfb, where m, n = 0, 1, 2, 3, and so on. Intermodulation distortion terms are those for which neither m nor n equal zero. For example, second-order terms include (fa + fb) and (fa - fb), while third-order terms include (2fa + fb), (2fa - fb), (fa + 2fb) and (fa - 2fb).

The AD7993/AD7994 is tested using the CCIF standard where two input frequencies near the top end of the input bandwidth are used. In this case, the second-order terms are usually distanced in frequency from the original sine waves while the third-order terms are usually at a frequency close to the input frequencies. As a result, the second and third-order terms are specified separately. The calculation of intermodulation distortion is, like the THD specification, the ratio of the rms sum of the individual distortion products to the rms amplitude of the sum of the fundamentals, expressed in dB.

#### **Channel-to-Channel Isolation**

A measure of the level of crosstalk between channels, taken by applying a full-scale sine wave signal to the unselected input channels, and determining how much the 108 Hz signal is attenuated in the selected channel. The sine wave signal applied to the unselected channels is then varied from 1 kHz up to 2 MHz, each time determining how much the 108 Hz signal in the selected channel is attenuated. This figure represents the worst-case level across all channels.

#### **Aperture Delay**

The measured interval between the sampling clock's leading edge and the point at which the ADC takes the sample.

#### **Aperture Jitter**

The sample-to-sample variation in the effective point in time at which the sample is taken.

#### **Full-Power Bandwidth**

The input frequency at which the amplitude of the reconstructed fundamental is reduced by 0.1 dB or 3 dB for a full-scale input.

#### Power Supply Rejection Ratio (PSRR)

The ratio of the power in the ADC output at the full-scale frequency, f, to the power of a 200 mV p-p sine wave applied to the ADC V<sub>DD</sub> supply of frequency  $f_s$ :

PSRR (dB) = 10 log ( $Pf/Pf_s$ )

where *Pf* is the power at frequency *f* in the ADC output; *Pf*<sub>S</sub> is the power at frequency  $f_S$  coupled onto the ADC V<sub>DD</sub> supply.

#### **Integral Nonlinearity**

The maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints are zero scale, a point 1 LSB below the first code transition, and full scale, a point 1 LSB above the last code transition.

#### **Differential Nonlinearity**

The difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

#### **Offset Error**

The deviation of the first code transition (00...000) to (00...001) from the ideal—that is, AGND + 1 LSB.

#### **Offset Error Match**

The difference in offset error between any two channels.

#### **Gain Error**

The deviation of the last code transition (111...110) to (111...111) from the ideal (that is, REF<sub>IN</sub> – 1 LSB) after the offset error has been adjusted out.

#### **Gain Error Match**

The difference in gain error between any two channels.

# **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 4. AD7994 Dynamic Performance with 5 V Supply and 2.5 V Reference, 121 kSPS, Mode 1

03473-0-004

33473-0-005



Figure 5. AD7993 Dynamic Performance with 5 V Supply and 2.5 V Reference, 121 kSPS, Mode 1



Figure 6. PSRR vs. Supply Ripple Frequency



Figure 7. AD7994 SINAD vs. Analog Input Frequency for Various Supply Voltages, 3.4 MHz f<sub>SCL</sub>, 136 kSPS

3473-0-007



Figure 8. AD7994 Typical INL,  $V_{DD}$  = 5.5 V, Mode 1, 3.4 MHz f<sub>SCL</sub>, 121 kSPS



Figure 9. AD7994 Typical DNL,  $V_{DD} = 5.5 V$ , Mode 1, 3.4 MHz  $f_{SCL}$ , 121 kSPS

03473-0-013



Figure 10. Typical INL,  $V_{DD} = 2.7 V$ , Mode 1, 3.4 MHz f<sub>SCL</sub>, 121 kSPS



Figure 11. AD7994 Typical DNL,  $V_{DD} = 2.7 V$ , Mode 1, 3.4 MHz  $f_{SCL}$ , 121 kSPS



Figure 12. AD7994 Change in INL vs. Reference Voltage  $V_{DD} = 5 V$ , Mode 1, 121 kSPS



Figure 13. AD7994 Change in DNL vs. Reference Voltage  $V_{DD} = 5 V$ , Mode 1, 121 kSPS



Figure 14. AD7994 Shutdown Current vs. Supply Voltage, -40°C, +25°C, and +85°C



Figure 15. AD7994 Average Supply Current vs.  $l^2C$  Bus Rate for  $V_{\text{DD}}$  = 3 V and 5 V

03473-0-015

03472-0-014





03473-0-016



Figure 17. AD7994 SINAD/ENOB vs. Reference Voltage, Mode 1, 121 kSPS

# **CIRCUIT INFORMATION**

The AD7993/AD7994 are low power, 10- and 12-bit, singlesupply, 4-channel A/D converters, respectively. The parts can be operated from a 2.7 V to 5.5 V supply.

The AD7993/AD7994 provide the user with a 4-channel multiplexer, an on-chip track-and-hold, an A/D converter, an on-chip oscillator, internal data registers, and an I<sup>2</sup>C-compatible serial interface, all housed in a 16-lead TSSOP package that offers the user considerable space-saving advantages over alternative solutions. The AD7993/AD7994 require an external reference in the range of 1.2 V to V<sub>DD</sub>.

The AD7993/AD7994 normally remain in a power-down state while not converting. When supplies are first applied, the parts come up in a power-down state. Power-up is initiated prior to a conversion, and the device returns to shutdown upon completion of the conversion. Conversions can be initiated on the AD7993/AD7994 by pulsing the  $\overline{\text{CONVST}}$  signal, using an automatic cycle interval mode, or using a command mode where wake-up and a conversion occurs during a write address function (see the Modes of Operation section). When the conversion is complete, the AD7993/AD7994 again enter shutdown mode. This automatic shut-down feature allows power saving between conversions. Any read or write operations across the I<sup>2</sup>C interface can occur while the devices are in shutdown.

## **CONVERTER OPERATION**

The AD7993/AD7994 are successive approximation analog-todigital converters based around a capacitive DAC. Figure 18 and Figure 19 show simplified schematics of an ADC during the acquisition and conversion phase, respectively. Figure 18 shows an ADC during the acquisition phase. SW2 is closed and SW1 is in Position A. The comparator is held in a balanced condition and the sampling capacitor acquires the signal on V<sub>INX</sub>.



Figure 18. ADC Acquisition Phase

When the ADC starts a conversion, as shown in Figure 19, SW2 opens and SW1 moves to Position B, causing the comparator to become unbalanced. The input is disconnected once the conversion begins. The control logic and the capacitive DAC are used to add and subtract fixed amounts of charge from the sampling capacitor to bring the comparator back into a balanced condition. When the comparator is rebalanced, the conversion is complete. The control logic generates the ADC output code. Figure 20 shows the ADC transfer function.



Figure 19. ADC Conversion Phase

## **ADC Transfer Function**

The output coding of the AD7993/AD7994 is straight binary. The designed code transitions occur at successive integer LSB values—that is, 1 LSB, 2 LSB, and so on. The LSB size is  $REF_{IN}/1024$  for the AD7993 and  $REF_{IN}/4096$  for the AD7994. Figure 20 shows the ideal transfer characteristic for the AD7993/AD7994.



Figure 20. AD7993/AD7994 Transfer Characteristic

## **TYPICAL CONNECTION DIAGRAM**

Figure 22 shows the typical connection diagram for the AD7993/ AD7994. In Figure 22 the address select pin (AS) is tied to  $V_{DD}$ ; however, AS can also be tied to AGND or left floating, allowing the user to select up to five AD7993/AD7994 devices on the same serial bus. An external reference must be applied to the AD7993/AD7994. This reference can be in the range of 1.2 V to  $V_{DD}$ . A precision reference like the REF 19x family, AD780, ADR03, or ADR381 can be used to supply the reference voltage to the ADC.

SDA and SCL form the 2-wire I<sup>2</sup>C/SMBus-compatible interface. External pull-up resisters are required for both SDA and SCL lines.

The AD7993-0/AD7994-0 support standard and fast I<sup>2</sup>C interface modes. The AD7993-1/AD7994-1 support standard, fast, and high speed I<sup>2</sup>C interface modes. Therefore, if operating the AD7993/AD7994 in either standard or fast mode, up to five AD7993/AD7994 devices can be connected to the bus as noted:

3 × AD7993-0/AD7994-0 and 2 × AD7993-1/ AD7994-1 or

3 × AD7993-1/AD7994-1 and 2 × AD7994-0/AD7993-0

In high speed mode, up to three AD7993-1/AD7994-1 devices can be connected to the bus.

Wake-up from shutdown prior to a conversion is approximately 1  $\mu$ s, and conversion time is approximately 2  $\mu$ s. The AD7993/ AD7994 enter shutdown mode again after each conversion, which is useful in applications where power consumption is a concern.

## ANALOG INPUT

Figure 21 shows an equivalent circuit of the AD7993/AD7994's analog input structure. The two diodes, D1 and D2, provide ESD protection for the analog inputs. Care must be taken to ensure that the analog input signal does not exceed the supply rails by more than 300 mV. This causes these diodes to become forward biased and start conducting current into the substrate. These diodes can conduct a maximum current of 10 mA without causing irreversible damage to the part.



Figure 21. Equivalent Analog Input Circuit

Capacitor C1 in Figure 21 is typically about 4 pF and primarily can be attributed to pin capacitance. Resistor R1 is a lumped component made up of the on resistance ( $R_{ON}$ ) of a switch (track-and-hold switch), and also includes the  $R_{ON}$  of the input multiplexer. The total resistor is typically about 400  $\Omega$ . C2, the ADC sampling capacitor, has a typical capacitance of 30 pF.



Figure 22. AD7993/AD7994 Typical Connection Diagram

For ac applications, removing high frequency components from the analog input signal is recommended by use of an RC bandpass filter on the relevant analog input pin. In applications where harmonic distortion and signal-to-noise ratio are critical, the analog input should be driven from a low impedance source. Large source impedances significantly affect the ac performance of the ADC. This may necessitate the use of an input buffer amplifier. The choice of the op amp is a function of the particular application.

When no amplifier is used to drive the analog input, the source impedance should be limited to low values. The maximum source impedance depends on the amount of total harmonic distortion (THD) that can be tolerated. THD increases as the source impedance increases, and performance degrades. Figure 23 shows the THD vs. the analog input signal frequency when using supply voltages of 3 V  $\pm$  10% and 5 V  $\pm$  10%. Figure 24 shows the THD vs. the analog input signal frequency for different source impedances.





Figure 23. THD vs. Analog Input Frequency for Various Supply Voltages, Fs = 136 kSPS, Mode 1



Figure 24. THD vs. Analog Input Frequency for Various Source Impedances for  $V_{DD} = 5 V$ , 136 kSPS, Mode 1

# **INTERNAL REGISTER STRUCTURE**

The AD7993/AD7994 contain 17 internal registers (see Figure 25) that are used to store conversion results, high and low conversion limits, and information to configure and control the device. Sixteen are data registers and one is an address pointer register.

Each data register has an address that the address pointer register points to when communicating with it. The conversion result register is the only data register that is read only.



Figure 25. AD7993/AD7994 Register Structure

## ADDRESS POINTER REGISTER

Because it is the register to which the first data byte of every write operation is written automatically, the address pointer register does not have and does not require an address. The address pointer register is an 8-bit register in which the 4 LSBs are used as pointer bits to store an address that points to one of the AD7993/AD7994's data registers. The 4 MSBs are used as command bits when operating in Mode 2 (see the Modes of Operation section). The first byte following each write address is the address of one of the data registers, which is stored in the address pointer register and selects the data register to which subsequent data bytes are written. Only the 4 LSBs of this register are used to select a data register. On power-up, the address pointer register contains all 0s, pointing to the conversion result register.

#### Table 7. Address Pointer Register

| C4 | С3 | C2 | C1 | P3              | P2 | P1 | P0 |
|----|----|----|----|-----------------|----|----|----|
| 0  | 0  | 0  | 0  | Register Select |    |    |    |

#### Table 8. AD7993/AD7994 Register Addresses

| P3 | P2 | P1 | <b>P0</b> | Registers                                 |  |  |  |
|----|----|----|-----------|-------------------------------------------|--|--|--|
| 0  | 0  | 0  | 0         | Conversion Result Register (Read)         |  |  |  |
| 0  | 0  | 0  | 1         | Alert Status Register (Read/Write)        |  |  |  |
| 0  | 0  | 1  | 0         | Configuration Register (Read/Write)       |  |  |  |
| 0  | 0  | 1  | 1         | Cycle Timer Register (Read/Write)         |  |  |  |
| 0  | 1  | 0  | 0         | DATALOW Reg CH1 (Read/Write)              |  |  |  |
| 0  | 1  | 0  | 1         | DATAHIGH Reg CH1 (Read/Write)             |  |  |  |
| 0  | 1  | 1  | 0         | Hysteresis Reg CH1 (Read/Write)           |  |  |  |
| 0  | 1  | 1  | 1         | DATALOW Reg CH2 (Read/Write)              |  |  |  |
| 1  | 0  | 0  | 0         | DATAHIGH Reg CH2 (Read/Write)             |  |  |  |
| 1  | 0  | 0  | 1         | Hysteresis Reg CH2 (Read/Write)           |  |  |  |
| 1  | 0  | 1  | 0         | DATALOW Reg CH3 (Read/Write)              |  |  |  |
| 1  | 0  | 1  | 1         | DATA <sub>HIGH</sub> Reg CH3 (Read/Write) |  |  |  |
| 1  | 1  | 0  | 0         | Hysteresis Reg CH3 (Read/Write)           |  |  |  |
| 1  | 1  | 0  | 1         | DATA <sub>LOW</sub> Reg CH4 (Read/Write)  |  |  |  |
| 1  | 1  | 1  | 0         | DATAHIGH Reg CH4 (Read/Write)             |  |  |  |
| 1  | 1  | 1  | 1         | Hysteresis Reg CH4 (Read/Write)           |  |  |  |

## **CONFIGURATION REGISTER**

The configuration register is an 8-bit read/write register that is used to set the operating modes of the AD7993/AD7994. The bit functions are outlined in Table 9. A single-byte write is necessary when writing to the configuration register.

| D7 D6 D5 D4 D3 D2 D1 D0 |     |     |     | D0   |          |            |                     |
|-------------------------|-----|-----|-----|------|----------|------------|---------------------|
| CH4                     | CH3 | CH2 | CH1 | FLTR | ALERT EN | BUSY/ALERT | ALERT/BUSY POLARITY |
| 0                       | 0   | 0   | 0   | 1    | 0        | 0          | 0                   |

| Table 9 Configuration Register Bit Function  | Descriptions and Default Settings at Power-Up |
|----------------------------------------------|-----------------------------------------------|
| Table 9. Configuration Register bit Function | Descriptions and Default Settings at Power-Up |

| Table 10. | <b>Bit Function Descriptions</b> |  |
|-----------|----------------------------------|--|
|           |                                  |  |

| Bit      | Mnemonic               | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7 to D4 | CH4 to CH1             | These 4-channel address bits select the analog input channel(s) to be converted. A 1 in any of Bits D7 to D4 selects a channel for conversion. If more than one channel bit is set to 1, the AD7993/AD7994 sequence through the selected channels, starting with the lowest channel. All unused channels should be set to 0. Table 11 shows how these 4-channel address bits are decoded. Prior to initiating a conversion, the channel(s) must be selected in the configuration register. |
| D3       | FLTR                   | The value written to this bit of the control register determines whether the filtering on SDA and SCL is enabled or is to be bypassed. If this bit is a 1, then the filtering is enabled; if it is a 0, the filtering is bypassed.                                                                                                                                                                                                                                                         |
| D2       | ALERT EN               | The hardware ALERT function is enabled if this bit is set to 1 and disabled if this bit is set to 0. This bit is used in conjunction with the BUSY/ALERT bit to determine if the ALERT/BUSY pin act as an ALERT or a BUSY output (see Table 12).                                                                                                                                                                                                                                           |
| D1       | BUSY/ALERT             | This bit is used in conjunction with the ALERT EN bit to determine if the ALERT/BUSY output, Pin 13, acts as an ALERT or BUSY output (see Table 12), and if Pin 13 is configured as an ALERT output pin, if it is to be reset.                                                                                                                                                                                                                                                             |
| D0       | BUSY/ALERT<br>POLARITY | This bit determines the active polarity of the ALERT/BUSY pin regardless of whether it is configured as an ALERT or BUSY output. It is active low if this bit is set to 0, and active high if it is set to 1.                                                                                                                                                                                                                                                                              |

#### Table 11. Channel Selection

| D7 | D6 | D5 | D4 | Analog Input Channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Comments                                             |
|----|----|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| 0  | 0  | 0  | 0  | No channel selected; see address pointer byte, Mode 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                      |
| 0  | 0  | 0  | 1  | Convert on $V_{\mathbb{N}}$ 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                      |
| 0  | 0  | 1  | 0  | Convert on $V_{\rm IN}$ 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |
| 0  | 0  | 1  | 1  | Sequence between $V_{IN}$ 1 and $V_{IN}$ 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                      |
| 0  | 1  | 0  | 0  | Convert on $V_{\rm IN}$ 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |
| 0  | 1  | 0  | 1  | Sequence between $V_{IN}$ 1 and $V_{IN}$ 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                      |
| 0  | 1  | 1  | 0  | Sequence between $V_{IN}$ and | The AD7993/AD7994 convert on the selected channel in |
| 0  | 1  | 1  | 1  | Sequence between $V_{IN}1$ , $V_{IN}2$ , and $V_{IN}3$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | the sequence in ascending order, starting with the   |
| 1  | 0  | 0  | 0  | Convert on $V_{\rm IN}4$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | lowest channel in the sequence.                      |
| 1  | 0  | 0  | 1  | Sequence between $V_{IN}$ 1 and $V_{IN}$ 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                      |
| 1  | 0  | 1  | 0  | Sequence between $V_{IN}2$ and $V_{IN}4$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |
| 1  | 0  | 1  | 1  | Sequence between V <sub>IN</sub> 1, V <sub>IN</sub> 2, and V <sub>IN</sub> 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |
| 1  | 1  | 0  | 0  | Sequence between $V_{IN}$ and $V_{IN}$ 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                      |
| 1  | 1  | 0  | 1  | Sequence between $V_{IN}$ 1, $V_{IN}$ 3, and $V_{IN}$ 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                      |
| 1  | 1  | 1  | 0  | Sequence between V <sub>IN</sub> 2, V <sub>IN</sub> 3, and V <sub>IN</sub> 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |
| 1  | 1  | 1  | 1  | Sequence between V <sub>IN</sub> 1, V <sub>IN</sub> 2, V <sub>IN</sub> 3, and V <sub>IN</sub> 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                      |

#### Table 12. Alert/Busy Function

| D2 | D1 | ALERT/BUSY Pin Configuration                                                                                                                                                                                                                                                                                                                                                    |
|----|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0  | 0  | Pin does not provide any interrupt signal.                                                                                                                                                                                                                                                                                                                                      |
| 0  | 1  | Pin configured as a busy output.                                                                                                                                                                                                                                                                                                                                                |
| 1  | 0  | Pin configured as an alert output.                                                                                                                                                                                                                                                                                                                                              |
| 1  | 1  | Resets the ALERT output pin, the Alert_Flag bit in the conversion result register, and the entire alert status register (if any is active). If 1/1 is written to Bits D2/D1 in the configuration register to reset the ALERT pin, the Alert_Flag bit, and the alert status register, the contents of the configuration register read 1/0 for D2/D1, respectively, if read back. |

## **CONVERSION RESULT REGISTER**

The conversion result register is a 16-bit read-only register that stores the conversion result from the ADC in straight binary format. A 2-byte read is necessary to read data from this register. Table 13 shows the contents of the first byte to be read from the AD7993/AD7994 and Table 14 shows the contents of the second byte to be read.

| Table 13. | Conversion | Value  | Register   | (First Read)    |
|-----------|------------|--------|------------|-----------------|
| 14010 101 | Contersion | , arac | ite Sloter | (1 1100 100000) |

| D15        | D14  | D13               | D12   | D11 | D10 | D9 | D8 |  |  |
|------------|------|-------------------|-------|-----|-----|----|----|--|--|
| Alert_Flag | Zero | CH <sub>ID1</sub> | CHIDO | MSB | B10 | B9 | B8 |  |  |

Table 14. Conversion Value Register (Second Read)

| D7 | D6 | D5 | D4 | D3 | D2 | D1   | D0   |
|----|----|----|----|----|----|------|------|
| B7 | B6 | B5 | B4 | B3 | B2 | B1/0 | B0/0 |

The conversion result of the AD7993/AD7994 consists of an Alert\_Flag bit, a zero bit, two channel identifier bits, and the 10- and 12-bit data result. For the AD7993, the 2 LSB (D1 and D0) of the second read contain two trailing 0s.

The Alert\_Flag bit indicates whether the conversion result being read or any other channel result has violated the limit registers associated with it. If an alert occurs, the master may wish to read the alert status register to obtain more information on where the alert occurred if the Alert\_Flag bit is set.

The Alert\_Flag bit is followed by a zero bit and two channel identifier bits that indicate which channel the conversion result corresponds to. These, in turn, are followed by the 10- bit and 12-bit conversion result, MSB first.

Table 15. Channel Identifier Bits

| Alert_Flag | Zero | CH <sub>ID1</sub> | CHIDO | Channel No. Result            |
|------------|------|-------------------|-------|-------------------------------|
| 0/1        | 0    | 0                 | 0     | Channel 1 (V <sub>IN</sub> 1) |
| 0/1        | 0    | 0                 | 1     | Channel 2 (V <sub>IN</sub> 2) |
| 0/1        | 0    | 1                 | 0     | Channel 3 (V <sub>IN</sub> 3) |
| 0/1        | 0    | 1                 | 1     | Channel 4 (V <sub>IN</sub> 4) |

## LIMIT REGISTERS

The AD7993/AD7994 have four pairs of limit registers. Each pair stores high and low conversion limits for each analog input channel. Each pair of limit registers has one associated hysteresis register. All 12 registers are 16 bits wide; only the 12 LSBs of the registers are used for the AD7993/AD7994. For the AD7993, the 2 LSBs, D1 and D0, should contain 0s. On power-up, the contents of the DATA<sub>HIGH</sub> register for each channel is full scale, while the contents of the DATA<sub>LOW</sub> registers is zero scale by default. The AD7993/AD7994 signal an alert (in either hardware, software, or both, depending on configuration) if the conversion result moves outside the upper or lower limit set by the limit registers.

## DATA<sub>HIGH</sub> Register CH1/CH2/CH3/CH4

The DATA<sub>HIGH</sub> registers for each channel are 16-bit read/write registers; only the 12 LSBs of each register are used. This register stores the upper limit that activates the alert output and/or the Alert\_Flag bit in the conversion result register. If the value in the conversion result register for a channel is greater than the value in the DATA<sub>HIGH</sub> register for that channel, an alert occurs. When the conversion result returns to a value at least N LSB below the DATA<sub>HIGH</sub> register value, the ALERT output pin and Alert\_Flag bit are reset. The value of N is taken from the hysteresis register associated with that channel. The ALERT pin can also be reset by writing to Bits D2 and D1 in the configuration register. For the AD7993, D1 and D0 of the DATA<sub>HIGH</sub> register should contain 0s.

Table 16. DATA<sub>HIGH</sub> Register (First Read/Write)

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
| 0   | 0   | 0   | 0   | B11 | B10 | B9 | B8 |

#### Table 17. DATA<sub>HIGH</sub> Register (Second Read/Write)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |

## DATALOW Register CH1/CH2/CH3/CH4

The DATA<sub>LOW</sub> register for each channel is a 16-bit read/write register; only the 12 LSBs of each register are used. The register stores the lower limit that activates the ALERT output and/or the Alert\_Flag bit in the conversion result register. If the value in the conversion result register for a channel is less than the value in the DATA<sub>LOW</sub> register for that channel, an ALERT occurs. When the conversion result returns to a value at least N LSB above the DATA<sub>LOW</sub> register value, the ALERT output pin and Alert\_Flag bit are reset. The value of N is taken from the hysteresis register associated with that channel. The ALERT output pin can also be reset by writing to Bits D2 and D1 in the configuration register. For the AD7993, D1 to D0 of the DATA<sub>LOW</sub> register should contain 0s.

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
| 0   | 0   | 0   | 0   | B11 | B10 | B9 | B8 |

#### Table 19. DATALOW Register (Second Read/Write)

| - | able | <b>D</b> . <b>D</b> . <b>H</b> |    | gioter (C | ccona r |    | ne) |    |
|---|------|--------------------------------|----|-----------|---------|----|-----|----|
| D | )7   | D6                             | D5 | D4        | D3      | D2 | D1  | D0 |
| В | 7    | B6                             | B5 | B4        | B3      | B2 | B1  | BO |

#### Hysteresis Register (CH1/CH2/CH3/CH4)

Each hysteresis register is a 16-bit read/write register, of which only the 12 LSBs of the register are used. The hysteresis register stores the hysteresis value, N, when using the limit registers. Each pair of limit registers has a dedicated hysteresis register. The hysteresis value determines the reset point for the ALERT pin/Alert\_Flag if a violation of the limits has occurred. For example, if a hysteresis value of 8 LSB is required on the upper and lower limits of Channel 1, the 12-bit word, 0000 0000 0000 1000, should be written to the hysteresis register of CH1, the address of which is shown in Table 8. On power-up, the hysteresis registers contain a value of 8 LSB for the AD7994 and 2 LSB for the AD7993. If a different hysteresis value is required, that value must be written to the hysteresis register for the channel in question. For the AD7993, D1 and D0 of the hysteresis register should contain 0s.

Table 20. Hysteresis Register (First Read/Write)

| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 |
|-----|-----|-----|-----|-----|-----|----|----|
| 0   | 0   | 0   | 0   | B11 | B10 | B9 | B8 |

#### Table 21. Hysteresis Register (Second Read/Write)

| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|----|----|----|----|----|----|----|----|
| B7 | B6 | B5 | B4 | B3 | B2 | B1 | BO |

#### Using the Limit Registers to Store Min/Max Conversion Results for CH1 to CH4

If full scale, that is, all 1s, is written to the hysteresis register for a particular channel, the DATA<sub>HIGH</sub> and DATA<sub>LOW</sub> registers for that channel no longer act as limit registers as previously described, but instead act as storage registers for the maximum and minimum conversion results returned from conversions on a channel over any given period of time. This function is useful in applications where the widest span of actual conversion results is required rather than using the alert to signal that an intervention is necessary. This function could be useful for monitoring temperature extremes during refrigerated goods transportation.

It must be noted that on power-up, the contents of the DATA<sub>HIGH</sub> register for each channel are full scale, while the contents of the DATA<sub>LOW</sub> registers are zero scale by default. Therefore, minimum and maximum conversion values being stored in this way are lost if power is removed or cycled.

## ALERT STATUS REGISTER

The alert status register is an 8-bit read/write register that provides information on an alert event. If a conversion results in activating the ALERT pin or the Alert\_Flag bit in the conversion result register, as described in the Limit Registers section, the alert status register may be read to gain further information. It contains two status bits per channel, one corresponding to the DATA<sub>HIGH</sub> limit and the other to the DATA<sub>LOW</sub> limit. The bit with a status of 1 shows where the violation occurred—that is, on which channel—and whether the violation occurred on the upper or lower limit. If a second alert event occurs on the other channel between receiving the first alert and interrogating the alert status register, the corresponding bit for that alert event is also set.

The entire contents of the alert status register may be cleared by writing 1, 1 to Bits D2 and D1 in the configuration register, as shown in Table 12. This may also be achieved by writing all 1s to the alert status register itself. Therefore, if the alert status register is addressed for a write operation, which is all 1s, the contents of the alert status register are cleared or reset to all 0s.

#### Table 22. Alert Status Register

| D7                | D6                | D5                | D4                | D3                | D2                | D1                | D0         |
|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------|
| CH4 <sub>HI</sub> | CH4 <sub>LO</sub> | CH3 <sub>HI</sub> | CH3 <sub>LO</sub> | CH2 <sub>HI</sub> | CH2 <sub>LO</sub> | CH1 <sub>HI</sub> | $CH1_{LO}$ |

#### Table 23. Alert Status Register Bit Function Descriptions

| Bit | Mnemonic          | Comment                                                                                                        |
|-----|-------------------|----------------------------------------------------------------------------------------------------------------|
| D0  | CH1LO             | Violation of DATALOW limit on Channel 1 if this bit set to 1, no violation if bit is set to 0.                 |
| D1  | CH1 <sub>HI</sub> | Violation of DATA <sub>HIGH</sub> limit on Channel 1 if this bit set to 1, no violation if if bit is set to 0. |
| D2  | CH2 <sub>LO</sub> | Violation of DATA <sub>LOW</sub> limit on Channel 2 if this bit set to 1, no violation if if bit is set to 0.  |
| D3  | CH2 <sub>HI</sub> | Violation of DATA <sub>HIGH</sub> limit on Channel 2 if this bit set to 1, no violation if if bit is set to 0. |
| D4  | CH3 <sub>LO</sub> | Violation of DATA <sub>LOW</sub> limit on Channel 3 if this bit set to 1, no violation if if bit is set to 0.  |
| D5  | СН3н              | Violation of DATA <sub>HIGH</sub> limit on Channel 3 if this bit set to 1, no violation if if bit is set to 0. |
| D6  | CH4 <sub>LO</sub> | Violation of DATA <sub>LOW</sub> limit on Channel 4 if this bit set to 1, no violation if if bit is set to 0.  |
| D7  | CH4 <sub>HI</sub> | Violation of DATA <sub>HIGH</sub> limit on Channel 4 if this bit set to 1, no violation if if bit is set to 0. |

## **CYCLE TIMER REGISTER**

The cycle timer register is an 8-bit read/write register that stores the conversion interval value for the automatic cycle interval mode of the AD7993/AD7994 (see the Modes of Operation section). D5 to D3 of the cycle timer register are unused and should contain 0s at all times. On power-up, the cycle timer register contains all 0s, thus disabling automatic cycle operation of the AD7993/AD7994. To enable automatic cycle mode, the user must write to the cycle timer register, selecting the required conversion interval. Table 24 shows the structure of the cycle timer register while Table 25 shows how the bits in this register are decoded to provide various automatic sampling intervals.

| D7              | D6                 | D5 | D4 | D3 | D2          | D1          | D0          |
|-----------------|--------------------|----|----|----|-------------|-------------|-------------|
| Sample<br>Delay | Bit Trial<br>Delay | 0  | 0  | 0  | Cyc<br>Bit2 | Cyc<br>Bit1 | Cyc<br>Bit0 |
| 0               | 0                  | 0  | 0  | 0  | 0           | 0           | 0           |

#### Table 25. Cycle Timer Intervals

| D2 | D1 | D0 | Typical Conversion Interval<br>(T <sub>CONVERT</sub> = conversion time of the ADC) |
|----|----|----|------------------------------------------------------------------------------------|
| 0  | 0  | 0  | Mode not selected                                                                  |
| 0  | 0  | 1  | T <sub>CONVERT</sub> × 32                                                          |
| 0  | 1  | 0  | T <sub>CONVERT</sub> × 64                                                          |
| 0  | 1  | 1  | T <sub>CONVERT</sub> × 128                                                         |
| 1  | 0  | 0  | T <sub>CONVERT</sub> × 256                                                         |
| 1  | 0  | 1  | T <sub>CONVERT</sub> × 512                                                         |
| 1  | 1  | 0  | T <sub>CONVERT</sub> × 1024                                                        |
| 1  | 1  | 1  | T <sub>CONVERT</sub> × 2048                                                        |

## SAMPLE DELAY AND BIT TRIAL DELAY

It is recommended that no I<sup>2</sup>C bus activity occur when a conversion is taking place. However, if this is not possible, for example when operating in Mode 2 or Mode 3, then in order to maintain the performance of the ADC, Bits D7 and D6 in the cycle timer register are used to delay critical sample intervals and bit trials from occurring while there is activity on the I<sup>2</sup>C bus. This results in a quiet period for each bit decision. In certain cases where there is excessive activity on the interface lines, this may have the effect of increasing the overall conversion time. However, if bit trial delays extend longer than 1 µs, the conversion terminates.

When Bits D7 and D6 are both 0, the bit trial and sample interval delaying mechanism is implemented. The default setting of D7 and D6 is 0. To turn off both delay mechanisms, set D7 and D6 to 1.

| D7              | D6                 | D5 | D4 | D3 | D2           | D1           | D0           |
|-----------------|--------------------|----|----|----|--------------|--------------|--------------|
| Sample<br>Delay | Bit Trial<br>Delay | 0  | 0  | 0  | Cyc<br>Bit 2 | Cyc<br>Bit 1 | Cyc<br>Bit 0 |
| 0               | 0                  | 0  | 0  | 0  | 0            | 0            | 0            |

## **SERIAL INTERFACE**

Control of the AD7993/AD7994 is carried out via the I<sup>2</sup>Ccompatible serial bus. The AD7993/AD7994 is connected to this bus as a slave device under the control of a master device, for example, the processor.

## SERIAL BUS ADDRESS

Like all I<sup>2</sup>C-compatible devices, the AD7993/AD7994 have a 7-bit serial address. The 3 MSB of this address for the AD7993/ AD7994 are set to 010. The AD7993/AD7994 come in two versions, the AD7993-0/AD7994-0 and AD7993-1AD7994-1. The two versions have three different I<sup>2</sup>C addresses available, which are selected by either tying the address select pin, AS, to AGND or  $V_{DD}$ , or by letting the pin float (see Table 6). By giving different addresses for the two versions, up to five AD7993/ AD7994 devices can be connected to a single serial bus, or the addresses can be set to avoid conflicts with other devices on the bus. See Table 6.

The serial bus protocol operates as follows:

The master initiates data transfer by establishing a start condition, defined as a high-to-low transition on the serial data line SDA while the serial clock line, SCL, remains high. This indicates that an address/data stream will follow. All slave peripherals connected to the serial bus respond to the start condition and shift in the next eight bits, consisting of a 7-bit address (MSB first) plus an R/W bit that determines the direction of the data transfer, that is, whether data is written to or read from the slave device.

The peripheral whose address corresponds to the transmitted address responds by pulling the data line low during the low period before the ninth clock pulse, known as the acknowledge bit. All other devices on the bus now remain idle while the selected device waits for data to be read from or written to it. If the  $R/\overline{W}$  bit is a 0, the master writes to the slave device. If the  $R/\overline{W}$  bit is a 1, the master reads from the slave device.

Data is sent over the serial bus in sequences of nine clock pulses, eight bits of data followed by an acknowledge bit from the receiver of data. Transitions on the data line must occur during the low period of the clock signal and remain stable during the high period because a low-to-high transition when the clock is high may be interpreted as a stop signal.

When all data bytes have been read or written, stop conditions are established. In write mode, the master pulls the data line high during the 10th clock pulse to assert a stop condition. In read mode, the master device pulls the data line high during the low period before the ninth clock pulse. This is known as No Acknowledge. The master then takes the data line low during the low period before the 10th clock pulse, then high during the 10th clock pulse to assert a stop condition.

Any number of bytes of data may be transferred over the serial bus in one operation, but it is not possible to mix read and write in one operation, because the type of operation is determined at the beginning and cannot subsequently be changed without starting a new operation.

## WRITING TO THE AD7993/AD7994

Depending on the register being written to, there are three different writes for the AD7993/AD7994.

## WRITING TO THE ADDRESS POINTER REGISTER FOR A SUBSEQUENT READ

In order to read from a particular register, the address pointer register must first contain the address of that register. If it does not, the correct address must be written to the address pointer register by performing a single-byte write operation, as shown in Figure 26. The write operation consists of the serial bus address followed by the address pointer byte. No data is written to any of the data registers. A read operation may be subsequently performed to read the register of interest.

# WRITING A SINGLE BYTE OF DATA TO THE ALERT STATUS REGISTER OR CYCLE REGISTER

The alert status register, configuration register and the cycle register are 8-bit registers, so only one byte of data can be written to each. Writing a single byte of data to one of these registers consists of the serial bus write address, the chosen data register address written to the address pointer register, followed by the data byte written to the selected data register. See Figure 27.

# WRITING TWO BYTES OF DATA TO A LIMIT OR HYSTERESIS REGISTER

Each of the four limit registers are 16-bit registers, so two bytes of data are required to write a value to any one of them. Writing two bytes of data to one of these registers consists of the serial bus write address, the chosen limit register address written to the address pointer register, followed by two data bytes written to the selected data register. See Figure 28.

If the master is write addressing the AD7993/AD7994, it can write to more than one register. After the first write operation has completed for the first data register in the next byte, the master writes to the address pointer byte to select the next data register for a write operation. This eliminates the need to readdress the device in order to write to another data register.



Figure 27. Single-Byte Write Sequence



Figure 28. Two-Byte Write Sequence

# **READING DATA FROM THE AD7993/AD7994**

Reading data from the AD7993/AD7994 is a 1-byte or 2-byte operation. Reading back the contents of the alert status register or the cycle timer register is a single-byte read operation, as shown in Figure 29. This assumes the particular register address has previously been set up by a single-byte write operation to the address pointer register, as shown in Figure 26. Once the register address has been set up, any number of reads can be performed from that particular register without having to write to the address pointer register again. If a read from a different register is required, the relevant register address has to be written to the address pointer register, and again, any number of reads from this register may then be performed. Reading data from the configuration register, conversion result register, DATA<sub>HIGH</sub> registers, DATA<sub>LOW</sub> registers, or hysteresis registers is a 2-byte operation, as shown in Figure 30. The same rules apply for a 2-byte read as a 1-byte read.

When reading data back from a register on the AD7993 or the AD7994, for example the conversion result register, if more than two read bytes are supplied, the same or new data is read from the AD7993/AD7994 without the need to readdress the device. This allows the master to continuously read from a data register without having to readdress the AD7993/AD7994.



Figure 30. Reading Two Bytes of Data from the Conversion Result Register

# **ALERT/BUSY PIN**

The ALERT/BUSY pin may be configured as an alert output or busy output, as shown in Table 12.

## **SMBus ALERT**

The AD7993/AD7994 alert output is an SMBus interrupt line for devices that want to trade their ability to master for an extra pin. The AD7993/AD7994 is a slave-only device and uses the SMBus alert to signal the host device that it wants to talk. The SMBus alert on the AD7993/AD7994 is used as an out-ofconversion range indicator (a limit violation indicator).

The ALERT pin has an open-drain configuration that allows the alert outputs of several AD7993/AD7994s to be wired-AND'ed together when the ALERT pin is active low. D0 of the configuration register is used to set the active polarity of the ALERT output. The power-up default is active low. The ALERT function can be enabled or disabled by setting D2 of the configuration register to 1 or 0, respectively.

The host device can process the ALERT interrupt and simultaneously access all SMBus ALERT devices through the alert response address. Only the device that pulled the ALERT low acknowledges the ARA (alert response address). If more than one device pulls the ALERT pin low, the highest priority (lowest address) device wins communication rights via standard I<sup>2</sup>C arbitration during the slave address transfer.

The ALERT output becomes active when the value in the conversion result register exceeds the value in the DATA<sub>HIGH</sub> register or falls below the value in the DATA<sub>LOW</sub> register. It is reset when a write operation to the configuration register sets D1 and D0 to a 1, or when the conversion result returns N LSB below or above the value stored in the DATA<sub>HIGH</sub> register or DATA<sub>LOW</sub> register, respectively. N is the value in the hysteresis register (see the Limit Registers section).

The ALERT output requires an external pull-up resistor that can be connected to a voltage different from  $V_{DD}$  provided the maximum voltage rating of the ALERT output pin is not exceeded. The value of the pull-up resistor depends on the application, but should be as large as possible to avoid excessive sink currents at the ALERT output.

## BUSY

When the ALERT/BUSY pin is configured as a BUSY output, the pin is used to indicate when a conversion is taking place. The polarity of the BUSY pin is programmed through bit D0 in the configuration register.

## PLACING THE AD7993-1/AD7994-1 INTO HIGH SPEED MODE

High speed mode communication commences after the master addresses all devices connected to the bus with the master code, 00001XXX, to indicate that a high speed mode transfer is to begin. No device connected to the bus is allowed to acknowledge the high speed master code; therefore, the code is followed by a not acknowledge (see Figure 31). The master must then issue a repeated start followed by the device address with a R/W bit. The selected device then acknowledges its address.

All devices continue to operate in high speed mode until the master issues a stop condition. When the stop condition is issued, the devices all return to fast mode.

## THE ADDRESS SELECT (AS) PIN

The address select pin on the AD7993/AD7994 is used to set the I<sup>2</sup>C address for the AD7993/AD7994 device. The AS pin can be tied to  $V_{DD}$ , to AGND, or left floating. The selection should be made as close as possible to the AS pin; avoid having long tracks introducing extra capacitance on the pin. This is important for the float selection, because the AS pin has to charge to a midpoint after the start bit during the first address byte. Extra capacitance on the AS pin increases the time taken to charge to the midpoint and may cause an incorrect decision on the device address. When the AS pin is left floating, the AD7993/AD7994 can work with a capacitive load up to 40 pF.



Figure 31. Placing the Part into High Speed Mode

# **MODES OF OPERATION**

When supplies are first applied to the AD7993/AD7994, the ADC powers up in shutdown mode and normally remains in this shutdown state while not converting. There are three different methods of initiating a conversion on the devices.

## MODE 1—USING THE CONVST PIN

A conversion can be initiated on the AD7993/AD7994 by pulsing the CONVST signal. The conversion clock for the part is internally generated so no external clock is required, except when reading from or writing to the I<sup>2</sup>C interface. On the rising edge of CONVST, the AD7993/AD7994 begin to power up (see Point A in Figure 32). The power-up time from shutdown mode for the AD7993/AD7994 is approximately 1 µs; the CONVST signal must remain high for 1 µs for the part to power up fully. CONVST can be brought low after this time. The falling edge of the CONVST signal places the track-and-hold into hold mode; a conversion is also initiated at this point (Point B in Figure 32). When the conversion is complete, approximately 2 µs later, the parts return to shutdown (Point C in Figure 32) and remain there until the next rising edge of CONVST. The master can then read the ADC to obtain the conversion result. The address pointer register must be pointing to the conversion result register in order to read back the conversion result.

If the  $\overline{\text{CONVST}}$  pulse does not remain high for more than 1 µs, the falling edge of  $\overline{\text{CONVST}}$  still initiates a conversion but the result is invalid because the AD7993/AD7994 are not fully powered up when the conversion takes place. To maintain the performance of the AD7993/AD7994 in this mode it is recommended that the I<sup>2</sup>C bus is quiet when a conversion is taking place.

The cycle timer register and Bits C4 to C1 in the address pointer register should contain all 0s when operating the AD7994/ AD7993 in this mode. The CONVST pin should be tied low for all other modes of operation. To select an analog input channel for conversion in this mode, the user must write to the configuration register and select the corresponding channel for conversion. To set up a sequence of channels to be converted with each CONVST pulse, set the corresponding channel bits in the configuration register (see Table 11).

Once the conversion is complete, the master can address the AD7993/AD7994 to read the conversion result. If further conversions are required, the SCL line can be taken high while the  $\overline{\text{CONVST}}$  signal is pulsed again; then an additional 18 SCL pulses are required to read the conversion result.

When operating the AD7993-1/AD7994-1 in Mode 1 and reading after the conversion with a 3.4 MHz SCL, the ADCs can achieve a throughput rate of up to 121 kSPS.



Figure 32. Mode 1 Operation

### MODE 2—COMMAND MODE

This mode allows a conversion to be automatically initiated any time a write operation occurs. In order to use this mode, Command Bits C4 to C1 in the address pointer byte, shown in Table 7, must be programmed.

To select a single analog input for conversion in this mode, the user must set bits C4 to C1of the address pointer byte to indicate which channel to convert (see Table 27). When all four command bits are 0, this mode is not in use.

A sequence can also be set up for this mode. If more than one command bit is set in the address pointer byte, the ADC starts converting on the lowest channel in the sequence and then the next lowest until all the channels in the sequence have been converted. The ADC stops converting the sequence when it receives a STOP bit.

Figure 29 illustrates a 2-byte read operation from the conversion result register. This operation is normally preceded by a write to the address pointer register so that the following read accesses the desired register, in this case the conversion result register (Figure 26). If Command Bits C4 to C1 are set when the contents of the address pointer register are being loaded, the AD7993/AD7994 begin to power up and convert the selected channel(s). Power-up begins on the fifth SCL falling edge of the address point byte (see Point A in Figure 33). Table 27 shows the channel selection in this mode via Command Bits C4 to C1 in the address pointer register. The wake-up and conversion times combined should take approximately 3  $\mu$ s. Following this, the AD7993/AD7994 must be addressed again to indicate that a read operation is required. The read then takes place from the conversion result register. This read accesses the conversion result from the channel selected via the command bits. If the Command Bits C2 and C1 were set to 1, 1, then a four byte read would be necessary. The first read accesses the data from the conversion on V<sub>IN</sub>1. While this read takes place, a conversion occurs on V<sub>IN</sub>2. The second read accesses this data from V<sub>IN</sub>2. Figure 34 illustrates how this mode operates.

When operating the AD7994-1/AD7993-1 in Mode 2 with a high speed mode, 3.4 MHz SCL, the conversion may not be complete before the master tries to read the conversion result. If this is the case, the AD7994-1/AD7993-1 hold the SCL line low during the ACK clock after the read address until the conversion is complete. When the conversion is complete, the AD7994-1/AD7993-1 release the SCL line and the master can then read the conversion result.

After the conversion is initiated by setting the command bits in the address pointer byte, if the AD7993/AD7994 receive a stop or NACK from the master, the devices stop converting.

| C4 | C3 | C2 | C1 | P3 | P2 | P1 | <b>P0</b> | Mode 2, Convert On                                                 | Comments                                                                                     |
|----|----|----|----|----|----|----|-----------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | Not selected                                                       |                                                                                              |
| 0  | 0  | 0  | 1  | 0  | 0  | 0  | 0         | V <sub>IN</sub> 1                                                  |                                                                                              |
| 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0         | V <sub>IN</sub> 2                                                  |                                                                                              |
| 0  | 0  | 1  | 1  | 0  | 0  | 0  | 0         | Sequence between V <sub>IN</sub> 1 and V <sub>IN</sub> 2           |                                                                                              |
| 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0         | V <sub>IN</sub> 3                                                  |                                                                                              |
| 0  | 1  | 0  | 1  | 0  | 0  | 0  | 0         | Sequence between V <sub>IN</sub> 1 and V <sub>IN</sub> 3           |                                                                                              |
| 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0         | Sequence between V <sub>IN</sub> 2 and V <sub>IN</sub> 3           |                                                                                              |
| 0  | 1  | 1  | 1  | 0  | 0  | 0  | 0         | Sequence between $V_{IN}1$ , $V_{IN}2$ , and $V_{IN}3$             | With the pointer bits set to all 0s, the next<br>read accesses the results of the conversion |
| 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0         | V <sub>IN</sub> 4                                                  | result register.                                                                             |
| 1  | 0  | 0  | 1  | 0  | 0  | 0  | 0         | Sequence between V <sub>IN</sub> 1 and V <sub>IN</sub> 4           |                                                                                              |
| 1  | 0  | 1  | 0  | 0  | 0  | 0  | 0         | Sequence between V <sub>IN</sub> 2 and V <sub>IN</sub> 4           |                                                                                              |
| 1  | 0  | 1  | 1  | 0  | 0  | 0  | 0         | Sequence between $V_{IN}1$ , $V_{IN}2$ , and $V_{IN}4$             |                                                                                              |
| 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0         | Sequence between V <sub>IN</sub> 3 and V <sub>IN</sub> 4           |                                                                                              |
| 1  | 1  | 0  | 1  | 0  | 0  | 0  | 0         | Sequence between $V_{IN}1$ , $V_{IN}3$ , and $V_{IN}4$             |                                                                                              |
| 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0         | Sequence between $V_{IN}2$ , $V_{IN}3$ , and $V_{IN}4$             |                                                                                              |
| 1  | 1  | 1  | 1  | 0  | 0  | 0  | 0         | Sequence between $V_{IN}1$ , $V_{IN}2$ , $V_{IN}3$ , and $V_{IN}4$ |                                                                                              |

Table 27. Address Pointer Byte



Figure 34. Mode 2 Sequence Operation

## MODE 3—AUTOMATIC CYCLE INTERVAL MODE

An automatic conversion cycle can be selected and enabled by writing a value to the cycle timer register. A conversion cycle interval can be set up on the AD7993/AD7994 by programming the relevant bits in the 8-bit cycle timer register, as decoded in Table 25. Only the 3 LSB are used; the 5 MSB should contain 0s. When the 3 LSB of the register are programmed with any configuration other than all 0s, a conversion takes place every X ms; the cycle interval, X, depends on the configuration of these three bits in the cycle timer register. There are seven different cycle time intervals to choose from, as shown in Table 25. Once the conversion takes place, the part powers down again until the next conversion. To exit this mode of

operation, the user must program the 3 LSB of the cycle timer register to contain all 0s. To select a channel(s) for operation in the cycle mode, set the corresponding channel bit(s), D7 to D4, of the configuration register. If more than one channel bit is set in the configuration register, the ADC automatically cycles through the channel sequence starting with the lowest channel and working its way up through the sequence. Once the sequence is complete, the ADC starts converting on the lowest channel again, continuing to loop through the sequence until the cycle timer register's contents are set to all 0s. This mode is useful for monitoring signals such as battery voltage, and temperature, alerting only when the limits are violated.

# **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-153AB

Figure 35. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters

| Model <sup>1</sup>            | Temperature Range | Linearity Error <sup>2</sup> (Max) | Package Option | Package Description               |
|-------------------------------|-------------------|------------------------------------|----------------|-----------------------------------|
| AD7993BRU-0                   | -40°C to +125°C   | ±0.5 LSB                           | RU-16          | Thin Shrink Small Outline Package |
| AD7993BRU-0REEL               | -40°C to +125°C   | ±0.5 LSB                           | RU-16          | Thin Shrink Small Outline Package |
| AD7993BRUZ-03                 | -40°C to +125°C   | ±0.5 LSB                           | RU-16          | Thin Shrink Small Outline Package |
| AD7993BRUZ-0REEL <sup>3</sup> | -40°C to +125°C   | ±0.5 LSB                           | RU-16          | Thin Shrink Small Outline Package |
| AD7993BRU-1                   | -40°C to +125°C   | ±0.5 LSB                           | RU-16          | Thin Shrink Small Outline Package |
| AD7993BRU-1REEL               | -40°C to +125°C   | ±0.5 LSB                           | RU-16          | Thin Shrink Small Outline Package |
| AD7993BRUZ-1 <sup>3</sup>     | -40°C to +125°C   | ±0.5 LSB                           | RU-16          | Thin Shrink Small Outline Package |
| AD7993BRUZ-1REEL <sup>3</sup> | -40°C to +125°C   | ±0.5 LSB                           | RU-16          | Thin Shrink Small Outline Package |
| AD7994BRU-0                   | -40°C to +125°C   | ±1 LSB                             | RU-16          | Thin Shrink Small Outline Package |
| AD7994BRU-0REEL               | -40°C to +125°C   | ±1 LSB                             | RU-16          | Thin Shrink Small Outline Package |
| AD7994BRUZ-03                 | -40°C to +125°C   | ±1 LSB                             | RU-16          | Thin Shrink Small Outline Package |
| AD7994BRUZ-0REEL <sup>3</sup> | -40°C to +125°C   | ±1 LSB                             | RU-16          | Thin Shrink Small Outline Package |
| AD7994BRU-1                   | -40°C to +125°C   | ±1 LSB                             | RU-16          | Thin Shrink Small Outline Package |
| AD7994BRU-1REEL               | -40°C to +125°C   | ±1 LSB                             | RU-16          | Thin Shrink Small Outline Package |
| AD7994BRUZ-1 <sup>3</sup>     | -40°C to +125°C   | ±1 LSB                             | RU-16          | Thin Shrink Small Outline Package |
| AD7994BRUZ-1REEL <sup>3</sup> | -40°C to +125°C   | ±1 LSB                             | RU-16          | Thin Shrink Small Outline Package |
| EVAL-AD7993CB                 |                   |                                    |                | Standalone Evaluation Board       |
| EVAL-AD7994CB                 |                   |                                    |                | Standalone Evaluation Board       |

<sup>1</sup> The AD7993-0/AD7994-0 supports standard and fast I<sup>2</sup>C interface modes. The AD7993-1/AD7994-1 support standard, fast, and high speed I<sup>2</sup>C interface modes.

<sup>2</sup> Linearity error here refers to integral nonlinearity.

 $^{3}$  Z = Pb-free part.

#### **RELATED PARTS IN I<sup>2</sup>C-COMPATIBLE ADC PRODUCT FAMILY**

| Part Number | Resolution | Number of Input Channels | Package       |
|-------------|------------|--------------------------|---------------|
| AD7998      | 12         | 8                        | 20-lead TSSOP |
| AD7997      | 10         | 8                        | 20-lead TSSOP |
| AD7992      | 12         | 2                        | 10-lead MSOP  |

## NOTES

Purchase of licensed I<sup>2</sup>C components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

© 2004 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D03472-0-10/04(0)



www.analog.com

Rev. 0 | Page 32 of 32