# Low Cost Sample/Hold Amplifier AD582 **FEATURES** Suitable for 12-Bit Applications High Sample/Hold Current Ratio: 10<sup>7</sup> Low Acquisition Time: 6µs to 0.1% Low Charge Transfer: <2pC High Input Impedance in Sample and Hold Modes Connect in Any Op Amp Configuration Differential Logic Inputs The AD582 is a low cost integrated circuit sample and hold amplifier consisting of a high performance operational amplifier, a low leakage analog switch and a JFET integrating amplifier — all fabricated on a single monolithic chip. An external holding capacitor, connected to the device, completes the sample and hold function. With the analog switch closed, the AD582 functions like a standard op amp; any feedback network may be connected around the device to control gain and frequency response. With the switch open, the capacitor holds the output at its last level, regardless of input voltage. Typical applications for the AD582 include sampled data systems, D/A deglitchers, analog de-multiplexers, auto null systems, strobed measurement systems and A/D speed enhancement. The device is available in two versions: the "K" specified for operation over the 0 to +70°C commercial temperature range and the "S" specified over the extended temperature range, -55°C to +125°C. All versions may be obtained in either the hermetic sealed, TO-100 can or the TO-116 DIP. ### PRODUCT HIGHLIGHTS - The specially designed input stage presents a high impedance to the signal source in both sample and hold modes (up to ±12V). Even with signal levels up to ±V<sub>S</sub>, no undesirable signal inversion, peaking or loss of hold voltage occurs. - The AD582 may be connected in any standard op amp configuration to control gain or frequency response and provide signal inversion, etc. - 3. The AD582 offers a high, sample-to-hold current ratio: 10<sup>7</sup>. The ratio of the available charging current to the holding leakage current is often used as a figure of merit for a sample and hold circuit. - 4. The AD582 has a typical charge transfer less than 2pC. A low charge transfer produces less offset error and permits the use of smaller hold capacitors for faster signal acquisition. - 5. The AD582 provides separate analog and digital grounds, thus improving the device's immunity to ground and switching transients. One Technology Way; Norwood, MA 02062-9106 U.S.A. Twx: 710/394-6577 Cables: ANALOG NORWOODMASS Tel: 617/329-4700 Telex: 174059 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. | DEL | AD582K | AD582S | |-----------------------------------------------------------------------------------|----------------------|---------------------------------------| | MPLE/HOLD CHARACTERISTICS | | | | Acquisition Time, 10V Step to 0.1%, | | | | $C_H = 100pF$ | 6µs | • | | Acquisition Time, 10V Step to 0.01%, | 25 | • | | C <sub>H</sub> = 1000pF | 25μs | | | Aperture Time, 20V p-p Input, Hold 0V | 200ns | • | | Aperture Jitter, 20V p-p Input, | 200113 | | | Hold 0V | 15ns | • | | Settling Time, 20V p-p Input, | | | | Hold 0V, to 0.01% | 0.5μs | • | | Droop Current, Steady State, ±10VOUT | 100pA max | * | | Droop Current, T <sub>min</sub> to T <sub>max</sub> | 1nA | 150nA max | | Charge Transfer | 5pC max (1.5pC typ) | • | | Sample to Hold Offset | 0.5mV | • | | Feedthrough Capacitance | 0.05nF | • | | 20V p-p, 10kHz Input | 0.05pF | | | ANSFER CHARACTERISTICS | | | | Open Loop Gain | 251, min (501,) | | | $V_{OUT} = 20V \text{ p-p}, R_L = 2k$ | 25k min (50k typ) | | | ommon Mode Rejection | 60dB min (70dB typ) | * | | V <sub>CM</sub> = 20V p-p | oous min (rous typ) | | | Small Signal Gain Bandwidth V <sub>OUT</sub> = 100mV p-p, C <sub>H</sub> = 100pF | 1.5MHz | • | | VOUT = 100mV p-p, CH = 100pr<br>Full Power Bandwidth | A . V 1724 A | | | V <sub>OUT</sub> = 20V p-p, C <sub>H</sub> = 100pF | 70kHz | • | | Slew Rate | | | | $V_{OUT} = 20V p \cdot p, C_H = 100pF$ | 3V/μs | • | | Output Resistance | | | | Hold Mode, I <sub>OUT</sub> = ±5mA | 12Ω | • | | inearity | | _ | | $V_{OUT} = 20V p-p, R_L = 2k$ | ±0.01% | : | | Output Short Circuit Current | ±25mA | · · · · · · · · · · · · · · · · · · · | | IALOG INPUT CHARACTERISTICS | | | | Offset Voltage | 6mV max (2mV typ) | * | | Offset Voltage, T <sub>min</sub> to T <sub>max</sub> | 4mV | 8mV max (5mV typ) | | Bias Current | 3μA max (1.5μA typ) | • | | Offset Current | 300nA max (75nA typ) | 400nA max (100nA typ) | | Offset Current, T <sub>min</sub> to T <sub>max</sub> | 100nA | * | | nput Capacitance, f = 1MHz | 2pF | | | nput Resistance, Sample or Hold<br>20V p-p Input, A = +1 | зомΩ | • | | Absolute Max Diff Input Voltage | 30V | • | | Absolute Max Input Voltage, Either Input | ±V <sub>S</sub> | • | | ITAL INPUT CHARACTERISTICS | | | | +Logic Input Voltage | | | | Hold Mode, T <sub>min</sub> to T <sub>max</sub> , -Logic @ 0V | +2V min | • | | Sample Mode, T <sub>min</sub> to T <sub>max</sub> , Logic @ 0V | +0.8V max | • | | +Logic Input Current | | | | Hold Mode, +Logic @ +5V, -Logic @ 0V | 1.5μΑ | * | | Sample Mode, +Logic @ 0V, -Logic @ 0V | 1nA | • | | -Logic Input Current | | | | Hold Mode, +Logic @ +5V, -Logic @ 0V | 24μΑ | * | | Sample Mode, +Logic @ 0V, -Logic @ 0V | 4μΑ | • | | Absolute Max Diff Input Voltage, +L to -L | +15V/-6V | • | | Absolute Max Input Voltage, Either Input | ±V <sub>S</sub> | • | | VER SUPPLY CHARACTERISTICS | | | | perating Voltage Range | ±9V to ±18V | ±9V to ±22V | | upply Current, R <sub>L</sub> = ∞ | 4.5mA max (3mA typ) | * | | Power Supply Rejection, | • • · | | | $\Delta V_S = 5V$ , Sample Mode (see next page) | 60dB min (75dB typ) | • | | MPERATURE RANGE | <u> </u> | | | Specified Performance | 0 to +70°C | -55°C to +125°C | | Operating | -25°C to +85°C | -55°C to +125°C | | | | • | | Storage | -65°C to +150°C | | Specifications subject to change without notice. # UTLINE DIMENSIONS ions shown in inches and (mm). TO-100 "H" # TO-116 "D" PIN CONFIGURATIONS **TOP VIEW** 10 PIN TO-100 14 PIN DIP <sup>\*</sup>Specifications same as AD582K. ### **APPLYING THE AD582** Both the inverting and non-inverting inputs are brought out to allow op amp type versatility in connecting and using the AD582. Figure 1 shows the basic non-inverting unity gain connection requiring only an external hold capacitor and the usual power supply bypass capacitors. An offset null pot can be added for more critical applications. Figure 1. Sample and Hold with A = +1 Figure 2 shows a non-inverting configuration where voltage gain, $A_V$ , is set by a pair of external resistors. Frequency shaping or non-linear networks can also be used for special applications. Figure 2. Sample and Hold with $A = (1 + R_F/R_I)$ The hold capacitor, $C_H$ , should be a high quality polystyrene (for temperatures below $+85^{\circ}C$ ) or Teflon type with low dielectric absorption. For high speed, limited accuracy applications, capacitors as small as 100pF may be used. Larger values are required for accuracies of 12 bits and above in order to minimize feedthrough, sample to hold offset and droop errors (see Figure 6). Care should be taken in the circuit layout to minimize coupling between the hold capacitor and the digital or signal inputs. In the hold mode, the output voltage will follow any change in the $-V_S$ supply. Consequently, this supply should be well regulated and filtered. Biasing the +Logic Input anywhere between -6V to +0.8V with respect to the -Logic will set the sample mode. The hold mode will result from any bias between +2.0V and (+ $V_S$ - 3V). The sample and hold modes will be controlled differentially with the absolute voltage at either logic input ranging from - $V_S$ to within 3V of + $V_S$ ( $V_S$ - 3V). Figure 3 illustrates some examples of the flexibility of this feature. Figure 3A. Standard Logic Connection Figure 3B. Inverted Logic Sense Connection Figure 3C. High Threshold Logic Connection ## **DEFINITION OF TERMS** Figure 4 illustrates various dynamic characteristics of the AD582. Figure 4. Pictorial Showing Various S/H Characteristics Aperture Time is the time required after the "hold" command until the switch is fully open and produces a delay in the effective sample timing. Figure 5 is a plot giving the maximum frequency at which the AD582 can sample an input with a given accuracy (lower curve). Aperture Jitter is the uncertainty in Aperture Time. If the Aperture Time is "tuned out" by advancing the sample-to-hold command 200ns with respect to the input signal, the Aperture Jitter now determines the maximum sampling frequency (upper curve of Figure 5). Acquisition Time is the time required by the device to reach its final value within a given error band after the sample command has been given. This includes switch delay time, slewing time and settling time for a given output voltage change. Droop is the change in the output voltage from the "held" value as a result of device leakage. In the AD582, droop can be in either the positive or negative direction. Droop rate may be calculated from droop current using the following formula: $$\frac{\Delta V}{\Delta T} \text{ (Volts/sec)} = \frac{I(pA)}{C_H(pF)}$$ (See also Figure 6.) Feedthrough is that component of the output which follows the input signal after the switch is open. As a percentage of the input, feedthrough is determined as the ratio of the feedthrough capacitance to the hold capacitance $(C_F/C_H)$ . Charge Transfer is the charge transferred to the holding capacitor from the interelectrode capacitance of the switch when the unit is switched to the hold mode. The charge transfer generates a sample-to-hold offset where: S/H Offset (V) = $$\frac{\text{Charge (pC)}}{C_{\text{H}}(\text{pF})}$$ (See also Figure 6.) Sample-to-Hold Offset is that component of D.C. offset independent of C<sub>H</sub> (see Figure 6). This offset may be nulled using a null pot, however, the offset will then appear during the sampling mode. Figure 5. Maximum Frequency of Input Signal for %LSB Sampling Accuracy Figure 6. Sample-and-Hold Performance as a Function of Hold Capacitance Figure 7. Droop Current vs. Temperature