

# AD1985

#### AC '97 2.3 COMPLIANT FEATURES

6 DAC channels for 5.1 surround Greater than 90 dB dynamic range 20-bit resolution on all DACs S/PDIF Output Integrated stereo headphone amplifiers Variable rate audio Double rate audio (fs = 96 kHz) Line-level mono phone input High quality CD mixer input Selectable MIC input with preamp AUX and line in stereo inputs External amplifier power down (EAPD) Power management modes Jack sensing and peripheral enumeration/identification 48-lead LQFP package

#### **ENHANCED FEATURES**

Integrated parametric equalizer (EQ) Stereo microphone with preamplifiers Integrated PLL for system clocking Variable sample rate 7 kHz to 96 kHz 7 kHz to 48 kHz in 1 Hz increments 96 kHz for double rate audio Advanced jack sense with auto topology switching Software enabled VREFOUT for microphones and external power amp Software enabled outputs for jack sharing Auto down-mix and channel spreading Microphone to mono output Stereo microphone analog passthrough to outputs Built-in stereo microphone and Center/LFE pin sharing Selectable Center/LFE tip/ring swapping to support various speaker products



Fiaure 1.

#### **FUNCTIONAL BLOCK DIAGRAM**

#### Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.326.8703
 © 2004 Analog Devices, Inc. All rights reserved.

## AD1985

## **TABLE OF CONTENTS**

| Detailed Functional Block Diagram              | 3   |
|------------------------------------------------|-----|
| Specifications                                 | 4   |
| Analog Input                                   | 4   |
| Master Volume                                  | 4   |
| Programmable Gain Amplifier—ADC                | 4   |
| Analog Mixer—Input Gain/Amplifiers/Attenuators | 5   |
| Digital Decimation and Interpolation Filters   | 5   |
| Analog-to-Digital Converters                   | 5   |
| Digital-to-Analog Converters                   | 5   |
| Analog Output                                  | 6   |
| Static Digital Specifications                  | 6   |
| Power Supply                                   | 6   |
| Power-Down States                              | 7   |
| Clock Specifications                           | 7   |
| Timing Parameters                              | 8   |
| Absolute Maximum Ratings1                      | .0  |
| Environmental Conditions1                      | .0  |
| ESD Caution 1                                  | .0  |
| Pin Configuration and Functional Descriptions1 | . 1 |
| Pin Descriptions 1                             | . 1 |
| Indexed Control Registers1                     | .3  |
| Outline Dimensions 4                           | ł7  |
| Ordering Guide4                                | ł7  |
|                                                |     |

### **REVISION HISTORY**

| 3/04—Data Sheet changed from Rev. 0 to Rev. A             |
|-----------------------------------------------------------|
| Updated FormatUniversal                                   |
| Changes to Figure 11                                      |
| Changes to Figure 2                                       |
| Changes to Table 4 4                                      |
| Changes to Tables 5, 7, and 85                            |
| Changes to Table 127                                      |
| Changes to Pin Configuration                              |
| Changes to Circuit Layout Note11                          |
| Changes to Indexed Control Registers                      |
| Changes to Master Volume Register (Index 0x02)15          |
| Changes to Headphone Volume Register (Index 0x04)16       |
| Changes to Mono Volume Register (Index 0x06) 17           |
| Changes to PC Beep Register (Index 0x0A)18                |
| Changes to Microphone Volume Register (Index 0x0E)19      |
| Changes to AUX In Volume Register (Index 0x16)21          |
| Changes to Record Select Control Register (Index 0x1A) 22 |
| Changes to Record Gain Register (Index 0x1C)23            |
| Changes to Extended Audio ID Register (Index 0x28)        |
| Changes to Center/LFE Volume Control                      |
| Register (Index 0x36)                                     |
| Changes to Surround Volume Control Register               |
| (Index 0x38)                                              |
| Changes to Jack Sense/Audio Interrupt/Status Register     |
| (Index 0x72)                                              |
| Changes to Miscellaneous Control Bits (Index 0x76) 39     |
| Changes to Advanced Jack Sense Register (Index 0x78)41    |
| Updated Outline Dimensions                                |
| Updated Ordering Guide47                                  |

3/03—Revision 0: Initial Version

ÓSDATA\_OUT ORESET OBITCLK SYNC Q SPDIF\_OUT JS3 ANALOG MIXING CONTROL 22 AC '97 CONTROL REGISTERS JACK SENS SPDIF AC '97 INTERFACE V2.3 **JSENSE:** 0×72 DEF=0×0000 ۶ſ Z, EQ COEF STORAGE JS0 Ĕ **DSA:** 0x28 D5-D4 DEF 00 EAPD EAPD ADC SLOT LOGIC DAC SLOT LOGIC XTL\_OUT F 0x26 D15 (Enabled) 0×72 D9-D8 D (EQ Enable ĒQ ğ 0x74 D3 (NoCSWD) 0x30 eps EAPD: DEF=0 PCM ADC RATE: 0x32 7kHz-48kHz in 1Hz steps DEF 0xBB80 48kHz RATE: 1Hz st VOLTAGE EQB: 1 DEF=0 CSWP: CODEC CORE сгмь SSA9YB сгмь /SSA9YB DAC in 48k PCBeep: 0x0A Vol: D4-D0 Mute: D15 Frequency: D12-D5 C/LFE PC BEEP GENERATOR FRONT DAC RATE: 2-48kHz in 1Hz 8 SURR DAC RATE 48kHz in 1H ×BB80 48kHz 20-BIT Σ-∆ DAC 20-BIT Σ-∆ DAC 20-BIT Σ-∆ DAC 20-BIT ∑-∆ DAC 20-BIT Σ-∆ DAC 16-BIT Σ-∆ ADC PCM 7kHz 20-BIT Σ-∆ DAC 16-BIT Σ-∆ ADC VREFOUT: 0x76 D3-D2 DEF=00 (+2.25V) 00= +2.25V 00= +2.7V 10= +3.7V 11= 0V 48k 0×36 1212 AC97 MODE: 0x18 ADI MODE: PCM VOL 0: +12dB to -34.5dB DEF 0x8808 0dB/MUTEI ð PCM 7 REC GAIN: 0x1C 0dB to +22.5dB DEF=0x8000 0dB/M EF Ö 퇵 \$ \$ 8 þ LFE Right AC97 MODE: 0×18 AD1 MODE: 0×18 +12dB to -34.5dB DEF 0×8808 0dB/MU7 VOL PCM VOL: 0×18 +12dB to -34.5dB DEF 0×8808 0dB/MU7 Right R Center ₹ 8 \$ ľ ≥ ∢. \$ ſ Σ +0 to -45dB DEF=0x8000 0dB/ VREFOUT 021D RIGHT F Þ Σ Ξ MIC CD ---AUX LINE\_IN STR\_MIX MON\_MIX PHONE DOWN MIX: 0×76 DNIX 1,0 (D9,D8) DEF=0×0 (MUTED) SELECT 000 Ξ ы Ш Ξ Σ ₹Ð Ì ₹ ้ผ -**E**--2 AUX +12 +12 to -34.5dB 5dB gA Σ MIC VOL: 0×0E +12 to -34.5dB DEF=0×8808 0dB/MUTED DOWN MIX: 0x76 DMIX 1,0 (D9,D8) DEF=0x0 (NUTED) dB +12 to NUTED AD1985 LINE\_IN VOL: 0×10 DEF=0×8808 0dB/MUT B Σ 0×012 9 Σ G = GAIN A = ATTENUATION M = MUTE Z = HIGH Z VOL: Σ 0 GA ้ผ -2 c16 5dB Σ 34. to -34. =0x8808 GA Σ DOWN MIX: 0x76 DMIX 1,0 (D9,D8) DEF=0x0 (NUTED) ≥ AUX +12 DEF 0dB 2CMIC: 0x76 D7 DEF=0 (MS Sel) MS: 0x20 D8 DEF=0 (MIC\_1) Ø Ξ 0x76 D10 Surround) W2 SCWIC D1-D0 0×76 ain ain √74 L. √(NTC\_1/2) M20: 0x0E D6 M20: 0(dB Gain) MCB[1:0]: 0x' PEF=0 (+20 HPSEL: DEF=0 CD DIFF AMP **SPRD:** 0x76 D6 DEF=0 (NoSprd) IJSdH HPSEL dB аяяг аяче LOSEL: 0×76 D5 DEF=0 (Mixer) 0×76 D5 0x20 D9 XIW LOSEL **FOSED** OMS: 0x74 D9 DEF=0(MIC\_1/2) DEF=0 ∢ <u>ح</u> LOSEL: DEF=0 ( Lef ∢ < ้ อ ٩, ้อ MIX: DEF=0 HP STBY: PR6 reg 0x26 D14 1=power down, Ē light MZ Center left 0×38 VOL 0×04 SMO /swo` VOL 0x36 VOL 0x02 LINE\_OUT: NASTER VOL 0x02 0dB to -46.5dB DEF=0x8000 0dB/MUTED Σ MΖ VOL 0×02 **MONO\_OUT:** MONO VOL 0×06 0dB to -46.5dB DEF=0×8000 0dB/MUTED AC97 MODE: SURR VOL ADI MODE: HEADPHONE V OdB to -46.5dB DEF 0x8000 0dB/MUTED MASTER VOL 5.5dB 0 0dB/MUTED AUX\_R LINE\_IN\_L LINE\_IN\_R O LODIS: 0x76 D12
DEF=0 (enabled) OMS: 0x74 D9 DEF=0 (MIC\_1/2) CLDIS: 0x76 D11 DEF=0 (enabled) DEF=0 (enabled) LODIS: 0x76 D12 DEF=0 (enabled) CD\_R O to -46.5dB 0x8000 0dB/MUTED CD\_L O AUX\_L Ċ Ċ MONO\_OUT O Ċ MICO LINE\_OUT\_RĊ MODE: C&LFE MODE: NASTER MIC2 ( LFE\_OUT SURR\_OUT\_R/ HP\_OUT\_R Note: Setting LINE\_OUT: M 0dB to -46.9 DEF=0x8000 0 03610-A-002 AC97 AD1 1 OdB 1 DEF 1

DETAILED FUNCTIONAL BLOCK DIAGRAM

Figure 2. Detailed Functional Block Diagram

## **SPECIFICATIONS**

| Table 1. Test Conditions, Unless Otherwise Noted |                                                                                                                                                                                                                                                            |  |  |  |
|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Value/Condition                                  | Unit                                                                                                                                                                                                                                                       |  |  |  |
| 25                                               | °C                                                                                                                                                                                                                                                         |  |  |  |
| 3.3                                              | V                                                                                                                                                                                                                                                          |  |  |  |
| 5.0                                              | V                                                                                                                                                                                                                                                          |  |  |  |
| 48                                               | kHz                                                                                                                                                                                                                                                        |  |  |  |
| 1,008                                            | Hz                                                                                                                                                                                                                                                         |  |  |  |
| 20 to 20,000                                     | Hz                                                                                                                                                                                                                                                         |  |  |  |
| Calibrated                                       |                                                                                                                                                                                                                                                            |  |  |  |
| Output –3 dB relative to                         | full scale                                                                                                                                                                                                                                                 |  |  |  |
| 10 k $\Omega$ output load: line                  |                                                                                                                                                                                                                                                            |  |  |  |
| 32 Ω output load: head                           | ohone                                                                                                                                                                                                                                                      |  |  |  |
| 2 kΩ output load: cente                          | r and LFE                                                                                                                                                                                                                                                  |  |  |  |
| 47.5 kΩ output load: mo                          | ono                                                                                                                                                                                                                                                        |  |  |  |
| Calibrated                                       |                                                                                                                                                                                                                                                            |  |  |  |
| 0 dB PGA gain                                    |                                                                                                                                                                                                                                                            |  |  |  |
| Input –3 dB relative to f                        | ull scale                                                                                                                                                                                                                                                  |  |  |  |
| 24.576 MHz                                       |                                                                                                                                                                                                                                                            |  |  |  |
|                                                  | Value/Condition253.35.0481,00820 to 20,000CalibratedOutput -3 dB relative to10 k $\Omega$ output load: line32 $\Omega$ output load: head2 k $\Omega$ output load: cente47.5 k $\Omega$ output load: modCalibrated0 dB PGA gainInput -3 dB relative to find |  |  |  |

## **ANALOG INPUT**

Table 2.

| Parameter                      | Min | Тур   | Max | Unit  |
|--------------------------------|-----|-------|-----|-------|
| INPUT VOLTAGE                  |     |       |     |       |
| LINE_IN, CD, AUX, PHONE_IN     |     | 1     |     | V rms |
|                                |     | 2.83  |     | V p-р |
| MIC_IN with +30 dB Preamp      |     | 0.032 |     | V rms |
|                                |     | 0.089 |     | V p-р |
| MIC_IN with +20 dB Preamp      |     | 0.1   |     | V rms |
|                                |     | 0.283 |     | V р-р |
| MIC_IN with +10 dB Preamp      |     | 0.316 |     | V rms |
|                                |     | 0.894 |     | V р-р |
| MIC_IN with 0 dB Preamp        |     | 1     |     | V rms |
|                                |     | 2.83  |     | V р-р |
| Input Impedance <sup>1</sup>   |     | 20    |     | kΩ    |
| Input Capacitance <sup>1</sup> |     | 5     | 7.5 | pF    |

## **MASTER VOLUME**

Table 3.

| Parameter                                                 | Min | Тур  | Max | Unit |
|-----------------------------------------------------------|-----|------|-----|------|
| STEP SIZE (LINE OUT, MONO OUT, SURROUND OUT, CENTER, LFE) |     | 1.5  |     | dB   |
| OUTPUT ATTENUATION RANGE (0 dB TO -46.5 dB)               |     | 46.5 |     | dB   |
| MUTE ATTENUATION OF 0 dB FUNDAMENTAL <sup>1</sup>         | 80  |      |     | dB   |

## PROGRAMMABLE GAIN AMPLIFIER—ADC

| Table 4.                     |     |      |     |      |
|------------------------------|-----|------|-----|------|
| Parameter                    | Min | Тур  | Max | Unit |
| STEP SIZE (0 dB TO +22.5 dB) |     | 1.5  |     | dB   |
| PGA GAIN RANGE               |     | 22.5 |     | dB   |

<sup>1</sup> Guaranteed, not tested.

## ANALOG MIXER—INPUT GAIN/AMPLIFIERS/ATTENUATORS

| Parameter                                                                           | Min | Тур  | Max | Unit |
|-------------------------------------------------------------------------------------|-----|------|-----|------|
| SIGNAL-TO-NOISE RATIO (SNR)                                                         |     |      |     |      |
| CD to LINE_OUT                                                                      |     | 90   |     | dB   |
| LINE, AUX, PHONE, to LINE_OUT                                                       |     | 85   |     | dB   |
| MIC1 or MIC2 to LINE_OUT                                                            |     | 80   |     | dB   |
| Step Size: All Mixer Inputs, Except PC Beep                                         |     | 1.5  |     | dB   |
| Input Gain/Attenuation Range (+12 dB to -34.5 dB): All Mixer Inputs, Except PC Beep |     | 46.5 |     | dB   |

## **DIGITAL DECIMATION AND INTERPOLATION FILTERS<sup>1</sup>**

| Table 6.                             |           |               |                  |      |
|--------------------------------------|-----------|---------------|------------------|------|
| Parameter                            | Min       | Тур           | Max              | Unit |
| PASS BAND                            | 0         |               | $0.4 \times f_s$ | Hz   |
| PASS-BAND RIPPLE                     |           |               | ±0.09            | dB   |
| TRANSITION BAND                      | 0.4 	imes |               | $0.6 	imes f_s$  | Hz   |
|                                      | fs        |               |                  |      |
| STOP BAND                            | 0.6 	imes |               | $\infty$         | Hz   |
|                                      | fs        |               |                  |      |
| STOP-BAND REJECTION                  | -74       |               |                  | dB   |
| GROUP DELAY                          |           | <b>16/f</b> s |                  | s    |
| GROUP DELAY VARIATION OVER PASS BAND |           | 0             |                  | μs   |

#### **ANALOG-TO-DIGITAL CONVERTERS** Table 7

| Table 7.                                                              |         |      |      |
|-----------------------------------------------------------------------|---------|------|------|
| Parameter                                                             | Min Typ | Max  | Unit |
| RESOLUTION                                                            | 16      |      | Bits |
| TOTAL HARMONIC DISTORTION (THD)                                       | -85     |      | dB   |
| DYNAMIC RANGE (-60 dB IN; THD+N REFERENCED TO FULL-SCALE; A-WEIGHTED) | 84      |      | dB   |
| SIGNAL-TO-INTERMODULATION DISTORTION (CCIF METHOD) <sup>1</sup>       | 85      |      | dB   |
| ADC CROSSTALK <sup>1</sup>                                            |         |      |      |
| Line Inputs (Input L, Ground R, Read R; Input R, Ground L, Read L)    | -85     |      | dB   |
| LINE_IN to Other                                                      | -95     |      | dB   |
| GAIN ERROR (FULL-SCALE SPAN RELATIVE TO NOMINAL INPUT VOLTAGE)        |         | ±10  | %    |
| INTERCHANNEL GAIN MISMATCH (DIFFERENCE OF GAIN ERRORS)                |         | ±0.5 | dB   |
| ADC OFFSET ERROR <sup>1</sup>                                         |         | ±5   | mV   |

#### **DIGITAL-TO-ANALOG CONVERTERS** Table 8

| Table 8.                                                                                          |     |      |      |      |
|---------------------------------------------------------------------------------------------------|-----|------|------|------|
| Parameter                                                                                         | Min | Тур  | Max  | Unit |
| RESOLUTION                                                                                        |     | 20   |      | Bits |
| TOTAL HARMONIC DISTORTION (THD); LINE_OUT, C/LFE                                                  |     | -90  |      | dB   |
| TOTAL HARMONIC DISTORTION (THD); HP_OUT                                                           |     | -75  |      | dB   |
| DYNAMIC RANGE (–60 dB IN; THD+N REFERENCED TO FULL-SCALE; A-WEIGHTED)                             |     | 90   |      | dB   |
| SIGNAL-TO-INTERMODULATION DISTORTION (CCIF METHOD) <sup>1</sup>                                   |     | 100  |      | dB   |
| GAIN ERROR (OUTPUT FULL-SCALE VOLTAGE RELATIVE TO NOMINAL OUTPUT FULL-SCALE VOLTAGE) <sup>2</sup> |     | ±10  |      | %    |
| INTERCHANNEL GAIN MISMATCH (DIFFERENCE OF GAIN ERRORS)                                            |     |      | ±0.7 | dB   |
| DAC CROSSTALK (INPUT L, ZERO R, READ R_OUT; INPUT R, ZERO L, READ L_OUT) <sup>1</sup>             |     | -100 |      | dB   |
| TOTAL OUT-OF-BAND ENERGY (MEASURED FROM $0.6 \times f_s$ TO 100 KHZ) <sup>1</sup>                 |     | -85  |      | dB   |

 $^1$  Guaranteed, not tested.  $^2$  C/LFE specified with 10 k $\Omega$  load.

## **ANALOG OUTPUT**

## Table 9.

| Parameter                                                  | Min | Тур  | Max  | Unit  |
|------------------------------------------------------------|-----|------|------|-------|
| FULL-SCALE OUTPUT VOLTAGE: LINE OUT, MONO OUT, CENTER, LFE |     | 1    |      | V rms |
|                                                            |     | 2.83 |      | V р-р |
| Output Impedance <sup>1</sup>                              |     | 300  | 500  | Ω     |
| External Load Impedance <sup>1</sup>                       | 2   | 10   |      | kΩ    |
| Output Capacitance <sup>1</sup>                            |     | 15   |      | pF    |
| External Load Capacitance                                  |     |      | 1000 | pF    |
| FULL-SCALE OUTPUT VOLTAGE: HP_OUT                          |     | 1    |      | V rms |
|                                                            |     | 2.83 |      | V р-р |
| External Load Capacitance <sup>1</sup>                     |     |      | 1000 | pF    |
| External Load Impedance <sup>1</sup>                       | 32  |      |      | Ω     |
| VREF                                                       | 2.1 | 2.25 | 2.4  | V     |
| $V_{REFOUT}$ (VREFH, VREFD = 00 in REGISTER 0x76)          |     | 2.25 |      | V     |
| $V_{REFOUT}$ (VREFH, VREFD = 10)                           |     | 3.70 |      | V     |
| $V_{REFOUT}$ (VREFH, VREFD = 11)                           |     | 0.0  |      | V     |
| VREFOUT CURRENT DRIVE                                      |     |      | 5    | mA    |
| MUTE CLICK (MUTED OUTPUT UNMUTED MIDSCALE DAC OUTPUT)      |     | ±5   |      | mV    |

Note that setting V<sub>REFOUT</sub> to 0 V reduces crosstalk when Center/LFE is sharing the MIC jack. The Center/LFE crosstalk should be better than -60 dB at 100 Hz when sharing with a stereo microphone application circuit.

## STATIC DIGITAL SPECIFICATIONS

Table 10.

| Parameter                                                      | Min 1                 | Гур | Max                   | Unit |
|----------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| DIGITAL INPUTS/OUTPUTS                                         |                       |     |                       |      |
| High Level Input Voltage (V <sub>IH</sub> )                    | $0.65 \times DV_{DD}$ |     |                       | V    |
| Low Level Input Voltage (V <sub>IL</sub> )                     |                       |     | $0.35 \times DV_{DD}$ | V    |
| High Level Output Voltage (Vон), Іон = 2 mA                    | $0.9 \times DV_{DD}$  |     |                       | V    |
| Low Level Output Voltage ( $V_{OL}$ ), $I_{OL} = 2 \text{ mA}$ |                       |     | $0.1 \times DV_{DD}$  | V    |
| INPUT LEAKAGE CURRENT                                          | -10                   |     | +10                   | μA   |
| OUTPUT LEAKAGE CURRENT                                         | -10                   |     | +10                   | μA   |
| INPUT/OUTPUT PIN CAPACITANCE                                   |                       |     | 7.5                   | pF   |

#### **POWER SUPPLY**

| Table 11.                                                       |                                                |     |      |      |  |  |  |  |
|-----------------------------------------------------------------|------------------------------------------------|-----|------|------|--|--|--|--|
| Parameter                                                       | Min                                            | Тур | Max  | Unit |  |  |  |  |
| POWER SUPPLY RANGE—ANALOG (AV <sub>DD</sub> )                   | 4.5                                            |     | 5.5  | V    |  |  |  |  |
| POWER SUPPLY RANGE—DIGITAL (DVDD)                               | 2.97                                           |     | 3.63 | V    |  |  |  |  |
| POWER DISSIPATION—5 V/3.3 V                                     | DISSIPATION—5 V/3.3 V 465 mV                   |     |      |      |  |  |  |  |
| POWER SUPPLY REJECTION (100 mV p-p SIGNAL @ 1 kHz) <sup>1</sup> | (100 mV p-p SIGNAL @ 1 kHz) <sup>1</sup> 40 dB |     |      |      |  |  |  |  |

<sup>1</sup> Guaranteed, not tested.

## **POWER-DOWN STATES<sup>1</sup>**

Table 12.

| Parameter              | <b>PR[K:I</b> ] <sup>2</sup> | <b>PR[6:0]</b> <sup>2</sup> | I DV <sub>DD</sub> (3.3 V) Typ | I AV <sub>DD</sub> (5 V) Typ | Unit |
|------------------------|------------------------------|-----------------------------|--------------------------------|------------------------------|------|
| FULL POWER-UP          | 000                          | 000 0000                    | 55.5                           | 56.0                         | mA   |
| ADC                    | 000                          | 000 0001                    | 47.4                           | 49.9                         | mA   |
| FRONT DAC              | 000                          | 000 0010                    | 49.5                           | 47.9                         | mA   |
| CENTER DAC             | 001                          | 000 0000                    | 55.5                           | 56.0                         | mA   |
| SURROUND DAC           | 010                          | 000 0000                    | 49.0                           | 47.5                         | mA   |
| LFE DAC                | 100                          | 000 0000                    | 55.1                           | 56.0                         | mA   |
| ADC + ALL DACs         | 111                          | 000 0011                    | 15.8                           | 24.2                         | mA   |
| MIXER                  | 000                          | 000 0100                    | 55.5                           | 34.3                         | mA   |
| ADC + MIXER            | 000                          | 000 0101                    | 47.4                           | 27.4                         | mA   |
| ALL DACS + MIXER       | 111                          | 000 0110                    | 34.1                           | 10.0                         | mA   |
| ADC + ALL DACS + MIXER | 111                          | 000 0111                    | 14.3                           | 2.5                          | mA   |
| STANDBY                | 111                          | 011 1111                    | 0.114                          | 0.004                        | mA   |
| HEADPHONE STANDBY      | 000                          | 100 0000                    | 55.5                           | 48.3                         | mA   |

#### **CLOCK SPECIFICATIONS** 11 10

| Table 13.                                             |     |          |     |      |
|-------------------------------------------------------|-----|----------|-----|------|
| Parameter                                             | Min | Тур      | Max | Unit |
| INPUT CLOCK FREQUENCY (XTAL MODE OR CLOCK OSCILLATOR) |     | 24.576   |     | MHz  |
| INPUT CLOCK FREQUENCY (REFERENCE CLOCK MODE)          |     | 14.31818 |     | MHz  |
| INPUT CLOCK FREQUENCY (USB CLOCK MODE)                |     | 48.000   |     | MHz  |
| RECOMMENDED CLOCK DUTY CYCLE                          | 40  | 50       | 60  | %    |

 $^1$  Currents measured with  $V_{\mbox{\tiny REFOUT}}$  unloaded.  $^2$  PR bits are controlled in Registers 0x2A and 0x26.

## **TIMING PARAMETERS**

Guaranteed over operating temperature range.

Table 14.

| Parameter                                                    | Symbol                   | Min   | Тур    | Max  | Unit |
|--------------------------------------------------------------|--------------------------|-------|--------|------|------|
| RESET ACTIVE LOW PULSE WIDTH                                 | t <sub>RST_LOW</sub>     |       | 1.0    |      | μs   |
| RESET INACTIVE TO SDATA_IN OR BIT_CLK ACTIVE DELAY           | t <sub>RST2CLK</sub>     | 162.8 |        |      | ns   |
| SYNC ACTIVE HIGH PULSE WIDTH                                 | t <sub>sync_high</sub>   |       | 1.3    |      | μs   |
| SYNC LOW PULSE WIDTH                                         | t <sub>SYNC_LOW</sub>    |       | 19.5   |      | μs   |
| SYNC INACTIVE TO BIT_CLK STARTUP DELAY                       | t <sub>sync2clk</sub>    | 162.8 |        |      | ns   |
| BIT_CLK FREQUENCY                                            |                          |       | 12.288 |      | MHz  |
| BIT_CLK PERIOD                                               | t <sub>clk_period</sub>  |       | 81.4   |      | ns   |
| BIT_CLK OUTPUT JITTER <sup>1, 2</sup>                        |                          |       | 750    | 2000 | ps   |
| BIT_CLK HIGH PULSE WIDTH                                     | t <sub>CLK_HIGH</sub>    | 33    | 42     | 48   | ns   |
| BIT_CLK LOW PULSE WIDTH                                      | tclk_low                 | 33    | 38     | 48   | ns   |
| SYNC FREQUENCY                                               |                          |       | 48.0   |      | kHz  |
| SYNC PERIOD                                                  | t <sub>sync_period</sub> |       | 20.8   |      | μs   |
| SETUP TO FALLING EDGE OF BIT_CLK                             | tsetup                   | 10    | 2.5    |      | ns   |
| HOLD FROM FALLING EDGE OF BIT_CLK                            | thold                    | 5     |        |      | ns   |
| BIT_CLK RISE TIME                                            | <b>t</b> riseclk         | 2     | 4      | 6    | ns   |
| BIT_CLK FALL TIME                                            | <b>t</b> FALLCLK         | 2     | 4      | 6    | ns   |
| SYNC RISE TIME                                               | t <sub>RISESYNC</sub>    | 2     | 4      | 6    | ns   |
| SYNC FALL TIME                                               | <b>t</b> FALLSYNC        | 2     | 4      | 6    | ns   |
| SDATA_IN RISE TIME                                           | t <sub>RISEDIN</sub>     | 2     | 4      | 6    | ns   |
| SDATA_IN FALL TIME                                           | <b>t</b> FALLDIN         | 2     | 4      | 6    | ns   |
| SDATA_OUT RISE TIME                                          | <b>t</b> risedout        | 2     | 4      | 6    | ns   |
| SDATA_OUT FALL TIME                                          | <b>t</b> FALLDOUT        | 2     | 4      | 6    | ns   |
| END OF SLOT 2 TO BIT_CLK, SDATA_IN LOW                       | t <sub>s2_PDOWN</sub>    | 0     |        | 1.0  | μs   |
| SETUP TO TRAILING EDGE OF RESET (APPLIES TO SYNC, SDATA_OUT) | tsetup2rst               | 15.0  |        |      | ns   |
| RISING EDGE OF RESET TO HIGH-Z DELAY                         | toff                     |       |        | 25.0 | ns   |
| PROPAGATION DELAY                                            |                          |       |        | 15   | ns   |
| RESET RISE TIME                                              |                          |       |        | 50   | ns   |
| OUTPUT VALID DELAY FROM RISING EDGE OF BIT_CLK TO SDI VALID  | <b>t</b> co              |       |        | 15   | ns   |
| RESET INACTIVE TO BIT_CLK STARTUP DELAY                      | t <sub>tri2actv</sub>    |       |        | 25   | ns   |

<sup>1</sup> Guaranteed, not tested.
 <sup>2</sup> Output jitter directly dependent on crystal input jitter; maximum specified for noncrystal operation.



Figure 9. ATE Test Mode

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 15.

| Parameter                              | Min  | Max                    | Unit |
|----------------------------------------|------|------------------------|------|
| POWER SUPPLIES                         |      |                        |      |
| Digital (DV <sub>DD</sub> )            | -0.3 | +3.6                   | V    |
| Analog (AV <sub>DD</sub> )             | -0.3 | +6.0                   | V    |
| INPUT CURRENT<br>(EXCEPT SUPPLY PINS)  |      | ±10.0                  | mA   |
| ANALOG INPUT VOLTAGE<br>(SIGNAL PINS)  | -0.3 | $AV_{DD} + 0.3$        | V    |
| DIGITAL INPUT VOLTAGE<br>(SIGNAL PINS) | -0.3 | DV <sub>DD</sub> + 0.3 | V    |
| AMBIENT TEMPERATURE (OPERATING)        | 0    | 70                     | °C   |
| STORAGE TEMPERATURE                    | -65  | +150                   | °C   |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### ENVIRONMENTAL CONDITIONS Ambient Temperature Rating

- $T_{\text{CASE}} = \text{Case Temperature in }^{\circ}\text{C}$
- PD = Power Dissipation in W
- $\theta_{JA}$  = Thermal Resistance (Junction to Ambient)

 $\theta_{JC}$  = Thermal Resistance (Junction to Case)

#### Table 16. Thermal Resistance

| Package Type                                                           | Αιθ      | οισ      |  |  |  |
|------------------------------------------------------------------------|----------|----------|--|--|--|
| LQFP                                                                   | 50.1°C/W | 17.8°C/W |  |  |  |
| All measurements per EIA/JESD51 with 2S2P test board per EIA/JESD51-7. |          |          |  |  |  |

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



## **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Figure 10. 48-Lead LQFP Pin Configuration

**Circuit Layout Note**: In normal operation, Surround and Line Out are swapped to provide headphone drive on line outputs. Therefore, Pins 35 and 36 become the surround L/R outputs and Pins 39 and 41 become the Line Out (Front) L/R outputs with headphone drive. See Bits LOSEL and HPSEL in Register 0x76 for details.

## **PIN FUNCTION DESCRIPTIONS**

| Table 17. Dig | ital I/O |  |
|---------------|----------|--|
|               |          |  |

| Mnemonic  | Pin No. | I/O | Description                                                                                |
|-----------|---------|-----|--------------------------------------------------------------------------------------------|
| XTL_IN    | 2       | 1   | Crystal Input (24.576 MHz) or External Clock In (24.576 MHz, 14.31818 MHz, or 48.000 MHz). |
| XTL_OUT   | 3       | 0   | Crystal Output.                                                                            |
| SDATA_OUT | 5       | 1   | AC Link Serial Data Output. AD1985 input stream.                                           |
| BIT_CLK   | 6       | O/I | AC Link Bit Clock. 12.288 MHz serial data clock. (Input pin, for secondary mode only.)     |
| SDATA_IN  | 8       | 0   | AC Link Serial Data Input. AD1985 output stream.                                           |
| SYNC      | 10      | T   | AC Link Frame Sync.                                                                        |
| RESET     | 11      | 1   | AC Link Reset. AD1985 master hardware reset.                                               |
| SPDIF     | 48      | 0   | SPDIF Output.                                                                              |

### Table 18. Chip Selects/Clock Strapping

| Mnemonic | Pin No. | I/O | Description                                                          |
|----------|---------|-----|----------------------------------------------------------------------|
| ID0      | 45      | T   | Chip Select Input 0 (Active Low).                                    |
|          |         |     | This pin can also be used as the chain input from a secondary codec. |
| ĪD1      | 46      | I   | Chip Select Input 1 (Active Low).                                    |

#### Table 19. Jack Sense/EAPD

| Mnemonic | Pin No. | Туре | Description         |  |
|----------|---------|------|---------------------|--|
| EAPD     | 47      | 0    | EAPD Output.        |  |
| JS0      | 17      | 1    | JACK SENSE 0 Input. |  |
| JS1      | 16      | 1    | JACK SENSE 1 Input. |  |
| JS2      | 33      | 1    | JACK SENSE 2 Input. |  |
| JS3      | 12      | 1    | JACK SENSE 3 Input. |  |

## AD1985

| Table 20. Analog I/O |         |     |                                                                                                |
|----------------------|---------|-----|------------------------------------------------------------------------------------------------|
| Mnemonic             | Pin No. | I/O | Description                                                                                    |
| PHONE_IN             | 13      | I   | Monaural Line-Level Input.                                                                     |
| AUX_L                | 14      | I   | Auxiliary Input, Left Channel.                                                                 |
| AUX_R                | 15      | T   | Auxiliary Input, Right Channel.                                                                |
| CD_L                 | 18      | T   | CD Audio Left Channel.                                                                         |
| CD_GND_REF           | 19      | T   | CD Audio Analog Ground Reference for Differential CD Input.                                    |
| CD_R                 | 20      | I   | CD Audio Right Channel.                                                                        |
| MIC1                 | 21      | T   | Microphone 1 Input.                                                                            |
| MIC2                 | 22      | I   | Microphone 2 Input.                                                                            |
| LINE_IN_L            | 23      | T   | Line In Left Channel.                                                                          |
| LINE_IN_R            | 24      | I   | Line In Right Channel.                                                                         |
| CENTER_OUT           | 31      | I/O | Center Channel Output or Input to Recorder (depending on OMS bit in Reg 0x74).                 |
| LFE_OUT              | 32      | I/O | Low Frequency Enhanced Output or Input to Recorder (depending on OMS bit in Reg 0x74).         |
| LINE_OUT_L/SURR_L    | 35      | 0   | Line Out (Front) Left Channel or Surround Left Channel (depending on LOSEL bit in Reg 0x76).   |
| LINE_OUT_R/SURR_R    | 36      | 0   | Line Out (Front) Right Channel or Surround Right Channel (depending on LOSEL bit in Reg 0x76). |
| MONO_OUT             | 37      | 0   | Monaural Output to Telephony Subsystem Speakerphone.                                           |
| SURR_OUT_L/HP_OUT_L  | 39      | 0   | Surround or Front Headphone Left Channel Output (depending on HPSEL bit in Reg 0x76).          |
| SURR_OUT_R/HP_OUT_R  | 41      | 0   | Surround or Front Headphone Right Channel Output (depending on HPSEL bit in Reg 0x76).         |

### Table 21. Filter/Reference

| Mnemonic | Pin No. | I/O | Description                                       |
|----------|---------|-----|---------------------------------------------------|
| VREF     | 27      | 0   | Voltage Reference Filter.                         |
| VREFOUT  | 28      | 0   | Voltage Reference Output (Intended for Mic Bias). |
| AFILT1   | 29      | 0   | Antialiasing Filter Capacitor—ADC Right Channel.  |
| AFLIT2   | 30      | 0   | Antialiasing Filter Capacitor—ADC Left Channel.   |

## Table 22. Power and Ground Signals

| Mnemonic          | Pin No. | Туре | Description                      |
|-------------------|---------|------|----------------------------------|
| DV <sub>DD1</sub> | 1       | Ι    | Digital V <sub>DD</sub> : 3.3 V. |
| DV <sub>SS1</sub> | 4       | I    | Digital Ground.                  |
| DV <sub>SS2</sub> | 7       | I    | Digital Ground.                  |
| DV <sub>DD2</sub> | 9       | I    | Digital V <sub>DD</sub> : 3.3 V. |
| AV <sub>DD1</sub> | 25      | I    | Analog $V_{DD}$ : 5.0 V.         |
| AV <sub>SS1</sub> | 26      | I    | Analog Ground.                   |
| AV <sub>DD4</sub> | 34      | I    | Analog $V_{DD}$ : 5.0 V.         |
| AV <sub>DD2</sub> | 38      | I    | Analog $V_{DD}$ : 5.0 V.         |
| AV <sub>SS2</sub> | 40      | I    | Analog Ground.                   |
| AV <sub>DD3</sub> | 43      | I    | Analog $V_{DD}$ : 5.0 V.         |
| AV <sub>SS3</sub> | 44      | I    | Analog Ground.                   |

#### Table 23. No Connects

| Tuble 251 No Connecto |         |      |             |
|-----------------------|---------|------|-------------|
| Mnemonic              | Pin No. | Туре | Description |
| NC                    | 42      | N/A  | No Connect. |

## AD1985

## **INDEXED CONTROL REGISTERS**

| Reg           | Name                  | D15        | D14        | D13        | D12       | D11       | D10       | D9         | D8         | D7                | D6         | D5        | D4        | D3        | D2        | D1         | D0             | Default |
|---------------|-----------------------|------------|------------|------------|-----------|-----------|-----------|------------|------------|-------------------|------------|-----------|-----------|-----------|-----------|------------|----------------|---------|
| 0x00          | Reset                 | х          | SE4        | SE3        | SE2       | SE1       | SE0       | ID9        | ID8        | ID7               | ID6        | ID5       | ID4       | ID3       | ID2       | ID1        | ID0            | 0x0090  |
| 0x02          | Master Volume         | мм         | х          | Х          | LMV4      | LMV3      | LMV2      | LMV1       | LMV0       | MMRM <sup>1</sup> | х          | х         | RMV4      | RMV3      | RMV2      | RMV1       | RMV0           | 0x8000  |
| 0x04          | Headphones Volume     | НРМ        | х          | Х          | LHV4      | LHV3      | LHV2      | LHV1       | LHV0       | HPRM <sup>1</sup> | х          | х         | RHV4      | RHV3      | RHV2      | RHV1       | RHV0           | 0x8000  |
| 0x06          | Mono Volume           | MVM        | х          | Х          | Х         | Х         | Х         | Х          | х          | х                 | х          | х         | MV4       | MV2       | MV2       | MV1        | MV0            | 0x8000  |
| 0x0A          | PC Beep               | PCBM       | х          | Х          | PCBF7     | PCBF6     | PCBF5     | PCBF4      | PCBF3      | PCBF2             | PCBF1      | PCBF0     | PCBV3     | PCBV2     | PCBV1     | PCBV0      | х              | 0x8000  |
| 0x0C          | Phone_In Volume       | РНМ        | х          | Х          | Х         | Х         | Х         | Х          | х          | х                 | х          | х         | PHV4      | PHV3      | PHV2      | PHV1       | PHV0           | 0x8008  |
| 0x0E          | MIC Volume            | МСМ        | х          | х          | Х         | Х         | Х         | х          | х          | х                 | M20        | х         | MCV4      | MCV3      | MCV2      | MCV1       | MCV0           | 0x8008  |
| 0x10          | Line In Volume        | LM         | х          | х          | LLV4      | LLV3      | LLV2      | LLV1       | LLV0       | LVRM <sup>1</sup> | х          | х         | RLV4      | RLV3      | RLV2      | RLV1       | RLV0           | 0x8808  |
| 0x12          | CD Volume             | СМ         | х          | х          | LCV4      | LCV3      | LCV2      | LCV1       | LCV0       | CDRM <sup>1</sup> | х          | х         | RCV4      | RCV3      | RCV2      | RCV1       | RCV0           | 0x8808  |
| 0x16          | AUX In Volume         | AM         | х          | х          | LAV4      | LAV3      | LAV2      | LAV1       | LAV0       | AVRM <sup>1</sup> | х          | х         | RAV4      | RAV3      | RAV2      | RAV1       | RAV0           | 0x8808  |
| 0x18          | PCM Out Vol           | ОМ         | х          | х          | LOV4      | LOV3      | LOV2      | LOV1       | LOV0       | OMRM <sup>1</sup> | х          | х         | ROV4      | ROV3      | ROV2      | ROV1       | ROV0           | 0x8808  |
| 0x1A          | Record Select         | х          | х          | х          | Х         | х         | LS2       | LS1        | LS0        | х                 | х          | х         | х         | х         | RS2       | RS1        | RS0            | 0x0000  |
| 0x1C          | Record Gain           | м          | х          | х          | х         | LIV3      | LIV2      | LIV1       | LIV0       | IMRM <sup>1</sup> | х          | х         | х         | RIV3      | RIV2      | RIV1       | RIV0           | 0x8000  |
| 0x20          | General Purpose       | х          | х          | х          | х         | DRSS1     | DRSS0     | MIX        | MS         | LPBK              | х          | х         | х         | х         | х         | х          | х              | 0x0000  |
| 0x24          | Audio Int. and Paging | 14         | 13         | 12         | 11        | 10        | х         | х          | х          | х                 | х          | х         | х         | PG3       | PG2       | PG1        | PG0            | 0xXXXX  |
| 0x26          | Power-Down Ctrl/Stat  | EAPD       | PR6        | PR5        | PR4       | PR3       | PR2       | PR1        | PR0        | х                 | х          | х         | х         | REF       | ANL       | DAC        | ADC            | N/A     |
| 0x28          | Extended Audio ID     | AID1       | AID0       | х          | х         | REV1      | REV0      | AMAP       | AIDLDAC    | AIDSDAC           | AIDCDAC    | DSA1      | DSA0      | х         | AIDSPDIF  | DRA        | AIDVRA         | 0xXBC7  |
| 0x2A          | Ext'd Audio Stat/Ctrl | VFORCE     | х          | PRK        | PRJ       | PRI       | SPCV      | х          | ASCLDAC    | ASCSDAC           | ASCCDAC    | SPSA1     | SPSA0     | х         | ASCSPDF   | ASCDRA     | ASCVRA         | 0xXXXX  |
| 0x2C          | PCM Front DAC Rate    | SRF15      | SRF14      | SRF13      | SRF12     | SRF11     | SRF10     | SRF9       | SRF8       | SRF7              | SRF6       | SRF5      | SRF4      | SRF3      | SRF2      | SRF1       | SRF0           | 0xBB80  |
| 0x2E          | PCM Surr DAC Rate     | SRS15      | SRS14      | SRS13      | SRS12     | SRS11     | SRS10     | SRS9       | SRS8       | SRS7              | SRS6       | SRS5      | SRS4      | SRS3      | SRS2      | SRS1       | SRS0           | 0xBB80  |
| 0x30          | PCM LFE/C DAC Rate    | SRCL15     | SRCL14     | SRCL13     | SRCL12    | SRCL11    | SRCL10    | SRCL9      | SRCL8      | SRCL7             | SRCL6      | SRCL5     | SRCL4     | SRCL3     | SRCL2     | SRCL1      | SRCL0          | 0xBB80  |
| 0x32          | PCM L/R ADC Rate      | SRA15      | SRA14      | SRA13      | SRA12     | SRA11     | SRA10     | SRA9       | SRA8       | SRA7              | SRA6       | SRA5      | SRA4      | SRA3      | SRA2      | SRA1       | SRA0           | 0xBB80  |
| 0x36          | Center/LFE volume     | LFEM       | х          | х          | LFE4      | LFE3      | LFE2      | LFE1       | LFE0       | CNTM              | х          | х         | CNT4      | CNT3      | CNT2      | CNT1       | CNT0           | 0x8080  |
| 0x38          | Surround Volume       | LSM        | х          | LSR5       | LSR4      | LSR3      | LSR2      | LSR1       | LSR0       | RSM               | х          | RSR5      | RSR4      | RSR3      | RSR2      | RSR1       | RSR0           | 0x8080  |
| 0x3A          | SPDIF Control         | v          | х          | SPSR1      | SPSR0     | L         | CC6       | CC5        | CC4        | CC3               | CC2        | CC1       | CC0       | PRE       | COPY      | AUD        | PRO            | 0x2000  |
| 0x60          | EQ Control            | EQM        | х          | х          | х         | х         | х         | х          | х          | SYM               | CHS        | BCA5      | BCA4      | BCA3      | BCA2      | BCA1       | BCA0           | 0x8080  |
| 0x62          | EQ Data               | CFD15      | CFD14      | CFD13      | CFD12     | CFD11     | CFD10     | CFD9       | CFD8       | CFD7              | CFD6       | CFD5      | CFD4      | CFD3      | CFD2      | CFD1       | CFD0           | 0x0000  |
| 0x70          | J Sense/General       | Х          | х          | х          | х         | х         | х         | х          | х          | MMDIS             | JS2SEL     | х         | х         | х         | х         | х          | х              | N/A     |
| 0x72          | J Sense/Audio/Status  | JS<br>SPRD | JS1<br>DMX | JS0<br>DMX | JS<br>MT2 | JS<br>MT1 | JS<br>MT0 | JS1<br>EQB | JS0<br>EQB | JS1<br>TMR        | JS0<br>TMR | JS1<br>MD | JS0<br>MD | JS1<br>ST | JS0<br>ST | JS1<br>INT | JS0<br>INT     | N/A     |
| 0x74          | Serial Configuration  | SLOT16     | REGM2      | REGM1      | REGM0     | REGM3     | DRF       | OMS        | CHEN       | SPOVR             | LBKS1      | LBKS0     | INTS      | CSWP      | SPAL      | SPDZ       | SPLNK          | 0x1001  |
| 0x76          | Misc Control Bits     | DACZ       | AC97NC     | MSPLT      | LODIS     | CLDIS     | HPSEL     | DMIX1      | DMIX0      | SPRD              | 2CMIC      | LOSEL     | SRU       | VREFH     | VREFD     | MBG1       | MBG0           | 0x0000  |
| 0x78          | Advanced Jack Sense   | Х          | х          | Х          | Х         | Х         | Х         | х          | х          | JS3TMR            | JS2TMR     | JS3MD     | JS2MD     | JS3ST     | JS2ST     | JS3INT     | JS2INT         | N/A     |
| 0x7C          | Vendor ID1            | VIDF7      | VIDF6      | VIDF5      | VIDF4     | VIDF3     | VIDF2     | VIDF1      | VIDF0      | VIDS7             | VIDS6      | VIDS5     | VIDS4     | VIDS3     | VIDS2     | VIDS1      | VIDS0          | 0x4144  |
| 0x7E          | Vendor ID2            | VIDT7      | VIDT6      | VIDT5      | VIDT4     | VIDT3     | VIDT2     | VIDT1      | VIDT0      | VIDREV7           | VIDREV6    | VIDREV5   | VIDREV4   | VIDREV3   | VIDREV2   | VIDREV1    | <b>VIDREV0</b> | 0x5375  |
| 0x60<br>pg. 1 | Codec Class/Rev       | x          | x          | х          | CL4       | CL3       | CL2       | CL1        | CL0        | RV7               | RV6        | RV5       | RV4       | RV3       | RV2       | RV1        | RV0            | N/A     |
| 0x62<br>pg. 1 | PCI SVID              | PVI15      | PVI14      | PVI13      | PVI12     | PVI11     | PVI10     | PVI9       | PVI8       | PVI7              | PVI6       | PVI5      | PVI4      | PVI3      | PVI2      | PVI1       | PVI0           | N/A     |
| 0x64<br>pg. 1 | PCI SID               | PI15       | PI14       | PI13       | PI12      | PI11      | PI10      | P19        | PI8        | PI7               | PI6        | PI5       | PI4       | PI3       | PI2       | PI1        | PIO            | N/A     |
| 0x66<br>pg. 1 | Function Select       | х          | x          | х          | х         | х         | х         | х          | x          | х                 | х          | х         | FC3       | FC2       | FC1       | FC0        | T/R            | 0x0000  |
| 0x68<br>pg. 1 | Function Information  | G4         | G3         | G2         | G1        | G0        | INV       | DL4        | DL3        | DL2               | DL1        | DL0       | IV        | х         | х         | х          | FIP            | N/A     |
| 0x6A<br>pg. 1 | Sense Register        | ST2        | ST1        | ST0        | S4        | S3        | S2        | S1         | S0         | OR1               | OR0        | SR5       | SR4       | SR3       | SR2       | SR1        | SR0            | N/A     |

NOTES Odd register addresses are aliased to the next lower even address. Registers not shown and bits containing an X are assumed to be reserved. Reserved registers should not be written. Zeros should be written to reserved bits.

<sup>&</sup>lt;sup>1</sup> For AC '97 compatibility, these RM bits must be enabled before they can have any effect.

#### Reset (Index 0x00)

| Reg Num | Name  | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Default |
|---------|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------|
| 0x00    | Reset | Х   | SE4 | SE3 | SE2 | SE1 | SE0 | ID9 | ID8 | ID7 | ID6 | ID5 | ID4 | ID3 | ID2 | ID1 | ID0 | 0x0090  |

Note: Writing any value to this register performs a register reset, which causes all registers (except Register 0x74) to revert to their default values. Register 0x74 will only reset Bits CSWP (D3), LBKS[1:0] (D[6:5]), and OMS (D9). The REGM and serial configuration bits are reset only by an external hardware reset. Reading this register returns the ID code of the part and a code for the type of 3D stereo enhancement.

#### ID[9:0] Identify Capability: The ID decodes the capabilities of AD1985 based on the following:

| Bit = 1 | Function                          | AD1985 |  |
|---------|-----------------------------------|--------|--|
| ID0     | Dedicated MIC PCM In Channel      | 0      |  |
| ID1     | Reserved (per AC '97, 2.3)        | 0      |  |
| ID2     | Bass and Treble Control           | 0      |  |
| ID3     | Simulated Stereo (Mono to Stereo) | 0      |  |
| ID4     | Headphone Out Support             | 1      |  |
| ID5     | Loudness (Bass Boost) Support     | 0      |  |
| ID6     | 18-Bit DAC Resolution             | 0      |  |
| ID7     | 20-Bit DAC Resolution             | 1      |  |
| ID8     | 18-Bit ADC Resolution             | 0      |  |
| ID9     | 20-Bit ADC Resolution             | 0      |  |

SE[4:0] Stereo Enhancement. The AD1985 does not provide hardware 3D stereo enhancement (all bits are 0).

#### Master Volume Register (Index 0x02)

| Reg Num | Name          | D15 | D14 | D13 | D12  | D11  | D10  | D9   | D8   | D7                | D6 | D5 | D4   | D3   | D2   | D1   | D0   | Default |
|---------|---------------|-----|-----|-----|------|------|------|------|------|-------------------|----|----|------|------|------|------|------|---------|
| 0x02    | Master Volume | MM  | Х   | Х   | LMV4 | LMV3 | LMV2 | LMV1 | LMV0 | MMRM <sup>1</sup> | Х  | Х  | RMV4 | RMV3 | RMV2 | RMV1 | RMV0 | 0x8000  |

<sup>1</sup> For AC '97 compatibility, Bit D7 (MMRM) is available only by setting the MSPLT bit in Register 0x76. The MSPLT bit enables separate mute bits for the left and right channels.

This register controls the LINE\_OUT volume and mute bits. Each volume subregister contains five bits, generating 32 volume levels with increments of 1.5 dB each.

AC '97 defines the 6-bit volume registers, therefore, to maintain compatibility whenever the D5 or D13 bit is set to 1, its respective lower five volume bits are automatically set to 1 by the codec logic. On readback, all lower five bits will read 1s whenever these bits are set to 1. Note that depending on the state of the AC97NC bit in Register 0x76, this register has the following additional functionality:

- For AC97NC = 0, the register controls the LINE\_OUT output attenuators only.
- For AC97NC = 1, the register controls the LINE\_OUT, center, and LFE output attenuators.

| RMV[4:0] | Right Master Volume Control. The least significant bit represents 1.5 dB. This register controls the output from 0 dB to a maximum attenuation of 46.5 dB.                                                     |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MMRM     | Right Channel Mute. Once enabled by the MSPLT bit in Register 0x76, this bit mutes the right channel separately from the MM bit. Otherwise, this bit will always read 0 and will have no effect when set to 1. |
| LMV[4:0] | Left Master Volume Control. The least significant bit represents 1.5 dB. This register controls the output from 0 dB to a maximum attenuation of 46.5 dB.                                                      |
| MM       | Master Volume Mute. When this bit is set to 1, all channels are muted, unless the MSPLT bit in Register 0x76 is set to 1, in which case, this mute bit will only affect the left channels.                     |

| Reg.               | Control Bits |                                                  |                |                                |                             |            |          |                                 |  |  |  |  |  |  |  |  |
|--------------------|--------------|--------------------------------------------------|----------------|--------------------------------|-----------------------------|------------|----------|---------------------------------|--|--|--|--|--|--|--|--|
| 0x76               |              | Master Volume (0x02) and Headphone Volume (0x04) |                |                                |                             |            |          |                                 |  |  |  |  |  |  |  |  |
|                    |              | L                                                | eft Channel V. | olume D[13:8]                  | Right Channel Volume D[5:0] |            |          |                                 |  |  |  |  |  |  |  |  |
| MSPLT <sup>1</sup> | D15          | Write                                            | Readback       | Function                       | <b>D7</b> <sup>1</sup>      | Write      | Readback | Function                        |  |  |  |  |  |  |  |  |
| 0                  | 0            | 00<br>0000                                       | 00 0000        | 0 dB Gain                      | x                           | 00<br>0000 | 00 0000  | 0 dB Gain                       |  |  |  |  |  |  |  |  |
| 0                  | 0            | 00<br>1111                                       | 00 1111        | –22.5 dB Gain                  | х                           | 00<br>1111 | 00 1111  | –22.5 dB Gain                   |  |  |  |  |  |  |  |  |
| 0                  | 0            | 01<br>1111                                       | 01 1111        | –46.5 dB Gain                  | х                           | 01<br>1111 | 01 1111  | –46.5 dB Gain                   |  |  |  |  |  |  |  |  |
| 0                  | 0            | 1x xxxx                                          | 01 1111        | –46.5 dB Gain                  | x                           | 1x xxxx    | 01 1111  | –46.5 dB Gain                   |  |  |  |  |  |  |  |  |
| 0                  | 1            | xx xxxx                                          | xx xxxx        | –∞ dB Gain, Muted              | x                           | xx xxxx    | xx xxxx  | –∞ dB Gain, Muted               |  |  |  |  |  |  |  |  |
| 1                  | 0            | 1x xxxx                                          | 01 1111        | –46.5 dB Gain                  | 1                           | XX XXXX    | XX XXXX  | –∞ dB Gain, Only Right<br>Muted |  |  |  |  |  |  |  |  |
| 1                  | 1            | XX XXXX                                          | XX XXXX        | –∞ dB Gain, Only Left<br>Muted | 0                           | 1x xxxx    | 01 1111  | –46.5 dB Gain                   |  |  |  |  |  |  |  |  |
| 1                  | 1            | xx xxxx                                          | xx xxxx        | –∞ dB Gain, Left Muted         | 1                           | xx xxxx    | xx xxxx  | –∞ dB Gain, Right Muted         |  |  |  |  |  |  |  |  |

#### Volume Settings for Master and Headphone

Note: x in the above table is a wild card, meaning the value has no effect.

<sup>1</sup> For AC '97 compatibility, Bit D7 is available only by setting the MSPLT bit, Register 0x76. The MSPLT bit enables separate mute bits for the left and right channels. If MSPLT is not set, Bit D7 has no effect.

#### Headphone Volume Register (Index 0x04)

| Reg Num | Name              | D15 | D14 | D13 | D12  | D11  | D10  | D9   | D8   | D7                | D6 | D5 | D4   | D3   | D2   | D1   | D0   | Default |
|---------|-------------------|-----|-----|-----|------|------|------|------|------|-------------------|----|----|------|------|------|------|------|---------|
| 0x04    | Headphones Volume | HPM | Х   | Х   | LHV4 | LHV3 | LHV2 | LHV1 | LHV0 | HPRM <sup>1</sup> | Х  | Х  | RHV4 | RHV3 | RHV2 | RHV1 | RHV0 | 0x8000  |

<sup>1</sup> For AC '97 compatibility, Bit D7 (HPRM) is available only by setting the MSPLT bit in Register 0x76. The MSPLT bit enables separate mute bits for the left and right channels.

This register controls the headphone volume for both stereo channels and mute bits. Each volume subregister contains five bits, generating 32 volume levels with increments of 1.5 dB each.

AC '97 defines the 6-bit volume registers, therefore, to maintain compatibility whenever the D5 or D13 bit is set to 1, its respective lower five volume bits are automatically set to 1 by the codec logic. On readback, all lower five bits will read 1s whenever these bits are set to 1 (see the Volume Settings for Master and Headphone table on the previous page).

Note that depending on the state of the AC97NC bit in Register 0x76, this register has the following additional functionality:

- For AC97NC = 0, the register has no control over the SURR\_OUT/HP\_OUT outputs (see Register 0x38).
- For AC97NC = 1, the register controls the SURR\_OUT/HP\_OUT output attenuators.

| RHV[4:0] | Right Headphone Volume Control. The least significant bit represents 1.5 dB. This register controls the output from 0 dB to a maximum attenuation of 46.5 dB.                                                     |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HPRM     | Right Channel Mute. Once enabled by the MSPLT bit in Register 0x76, this bit mutes the right channel separately from the HPM bit. Otherwise, this bit will always read 0 and will have no effect when set to 1.   |
| LHV[4:0] | Left Headphone Volume Control. The least significant bit represents 1.5 dB. This register controls the output from 0 dB to a maximum attenuation of 46.5 dB.                                                      |
| HPM      | Headphones Volume Mute. When this bit is set to 1, both the left and right channels are muted, unless the MSPLT bit in Register 0x76 is set to 1, in which case, this mute bit will only affect the left channel. |

#### Mono Volume Register (Index 0x06)

| Reg Num | Name        | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4  | D3  | D2  | D1  | D0  | Default |
|---------|-------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|-----|-----|-----|-----|-----|---------|
| 0x06    | Mono Volume | MVM | Х   | Х   | Х   | Х   | Х   | Х  |    | Х  | Х  | Х  | MV4 | MV3 | MV2 | MV1 | MV0 | 0x8000  |

This register controls the mono output volume and mute bit. The volume register contains five bits, generating 32 volume levels with increments of 1.5 dB each. AC '97 defines the 6-bit volume registers, therefore, to maintain compatibility whenever the D5 bit is set to 1, its respective lower five volume bits are automatically set to 1 by the codec logic. On readback, all lower five bits will read 1s whenever this bit is set to 1.

| MV[4:0] | Mono Volume Control. The least significant bit represents 1.5 dB. This register controls the output from 0 dB to a maximum attenuation of 46.5 dB. |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| MVM     | Mono Volume Mute. When this bit is set to 1, the channel is muted.                                                                                 |

#### Volume Settings for Mono

|     | Control Bits D |          |                   |
|-----|----------------|----------|-------------------|
| D15 | Write          | Readback | Function          |
| 0   | 0 0000         | 0 0000   | 0 dB Gain         |
| 0   | 0 1111         | 0 1111   | –22.5 dB Gain     |
| 0   | 1 1111         | 1 1111   | –46.5 dB Gain     |
| 1   | x xxxx         | x xxxx   | –∞ dB Gain, Muted |

Note that the x in the above table is a wild card, meaning the value has no effect.

## PC Beep Register (Index 0x0A)

| Reg  | Name           | D15  | D14 | D13 | D12   | D11   | D10   | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0 | Default |
|------|----------------|------|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----|---------|
| 0x0A | PC Beep Volume | PCBM | Х   | Х   | PCBF7 | PCBF6 | PCBF5 | PCBF4 | PCBF3 | PCBF2 | PCBF1 | PCBF0 | PCBV3 | PCBV2 | PCBV1 | PCBV0 | Х  | 0x8000  |

This register controls the level and frequency for the digital PC beep generated by the codec. Please note that PC Beep should be muted when not in use.

| PCBV[3:0] | Controls the volume of the generated signal. Each step corresponds to approximately 3 dB of attenuation. The MSB of the register is the mute bit. When this bit is set to 1, the level for the signal is set at $-\infty$ dB.                                                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCBF[7:0] | These bits are writeable, and the codec-digital PC beep generation is supported. The beep frequency generated is the result of dividing the 48 kHz clock by 4x the number specified in PCBF[7:0], allowing tones from 47 Hz to 12 kHz. A value of 0x00 in Bits PCBF[7:0] disables internal PC beep generation. The PV bits control the volume level of the generated signal. |

The register default value is 0x8000, which corresponds to 0 dB attenuation with mute on.

| PCBM | PV3 to PV0 | Function          |
|------|------------|-------------------|
| 0    | 0000       | 0 dB Attenuation  |
| 0    | 1111       | 45 dB Attenuation |
| 1    | хххх       | ∞ dB Attenuation  |

| PCBF | Frequency of PC Beep |
|------|----------------------|
| 0x00 | PC Beep Disabled     |
| 0x01 | 12 kHz               |
| 0x0C | 1 kHz                |
| 0xFF | 47 Hz                |

#### Phone\_In Volume Register (Index 0x0C)

| I none_m |                 |     |     |     |     |     |     |    |    |    |    |    |      |      |      |      |      |         |
|----------|-----------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|------|------|------|------|------|---------|
| Reg Num  | Name            | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4   | D3   | D2   | D1   | D0   | Default |
| 0x0C     | Phone_In Volume | PHM | Х   | Х   | Х   | Х   | Х   | Х  | Х  | Х  | Х  | Х  | PHV4 | PHV3 | PHV2 | PHV1 | PHV0 | 0x8008  |

| PHV[4:0] | Phone Volume. Allows setting the phone volume gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is $+12$ dB to $-34.5$ dB. The default value is 0 dB, with mute bit enabled. |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PHM      | Phone Mute. When this bit is set to 1, the Phone channel is muted.                                                                                                                                            |

#### Volume Settings for Phone and MIC

|     |        | ol Bits D[4:0]<br>C) and MIC (0x0E) |                   |
|-----|--------|-------------------------------------|-------------------|
| D15 | Write  | Readback                            | Function          |
| 0   | 0 0000 | 0 0000                              | 12 dB Gain        |
| 0   | 0 1000 | 0 1000                              | 0 dB Gain         |
| 0   | 1 1111 | 1 1111                              | –34.5 dB Gain     |
| 1   | x xxxx | x xxxx                              | –∞ dB Gain, Muted |

Note that the x in the above table is a wild card, meaning the value has no effect.

#### Microphone Volume Register (Index 0x0E)

| Reg Num | Name       | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6  | D5 | D4   | D3   | D2   | D1   | D0   | Default |
|---------|------------|-----|-----|-----|-----|-----|-----|----|----|----|-----|----|------|------|------|------|------|---------|
| 0x0E    | MIC Volume |     |     | Х   | Х   | Х   | Х   | Х  |    | Х  | M20 | Х  | MCV4 | MCV3 | MCV2 | MCV1 | MCV0 | 0x8008  |

This register controls the volume, gain boost, and mute for the gain/attenuators on both the MIC1 and MIC2 paths to the mixer. There is no separate control for left and right on this path. The signal paths must be identical, hence the single control for both.

| MCV[4:0] | MIC Volume. Allows setting the MIC volume gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is +12 dB to -34.5 dB. The default value is 0 dB, with mute enabled.   |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M20      | MIC Gain Boost. This bit allows setting additional MIC gain to increase the microphone sensitivity. Gain is applied to the microphone path to both the analog mixer and the ADC(s).                 |
|          | The nominal gain boost by default is +20 dB; however, Bits D0 and D1 (MBG[1:0]) on the Miscellaneous Control Bits Register (0x76), allow changing the gain boost to +10 dB or +30 dB, if necessary. |
|          | 0 = Disabled; Gain = 0 dB.                                                                                                                                                                          |
|          | 1 = Enabled; Default Gain = +20 dB (see Register 0x76, Bits D0 and D1).                                                                                                                             |
| МСМ      | MIC Mute. When this bit is set to 1, both channels are muted.                                                                                                                                       |

#### Line In Volume (Index 0x10)

| Reg Num | Name           | D15 | D14 | D13 | D12  | D11  | D10  | D9   | D8   | D7                | D6 | D5 | D4   | D3   | D2   | D1   | D0   | Default |
|---------|----------------|-----|-----|-----|------|------|------|------|------|-------------------|----|----|------|------|------|------|------|---------|
| 0x10    | Line In Volume | LM  | Х   | Х   | LLV4 | LLV3 | LLV2 | LLV1 | LLV0 | LVRM <sup>1</sup> | Х  | Х  | RLV4 | RLV3 | RLV2 | RLV1 | RLV0 | 0x8808  |

<sup>1</sup> For AC '97 compatibility, Bit D7 (LVRM) is available only by setting the MSPLT bit in Register 0x76. The MSPLT bit enables separate mute bits for the left and right channels.

| RLV[4:0] | Right Line In Volume. Allows setting the line in right channel gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is +12 dB to −34.5 dB. The default value is 0 dB, mute enabled. |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LVRM     | Right Channel Mute. Once enabled by the MSPLT bit in Register 0x76, this bit mutes the right channel separately from the LM bit. Otherwise, this bit will always read 0 and will have no effect when set to 1.    |
| LLV[4:0] | Line In Volume Left. Allows setting the line in left channel gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is +12 dB to –34.5 dB. The default value is 0 dB, mute enabled.   |
| LM       | Line In Mute. When this bit is set to 1, both the left and right channels are muted, unless the MSPLT bit in Register 0x76 is set to 1, in which case, this mute bit will affect only the left channel.           |

#### Volume Settings for Line In, CD Volume, AUX, and PCM Out

| Reg. 0x76          |     | Control Bits<br>Line In (0x10), CD (0x12), AUX (0x16), and PCM Out (0x18) |                |                             |                        |             |          |                              |  |  |  |  |  |  |  |  |
|--------------------|-----|---------------------------------------------------------------------------|----------------|-----------------------------|------------------------|-------------|----------|------------------------------|--|--|--|--|--|--|--|--|
| Neg. 0x70          |     |                                                                           | Left Channel V | /olume D[12:8]              |                        |             | . ,      | Volume D[4:0]                |  |  |  |  |  |  |  |  |
| MSPLT <sup>1</sup> | D15 | Write                                                                     | Readback       | Function                    | <b>D7</b> <sup>1</sup> | Write       | Readback | Function                     |  |  |  |  |  |  |  |  |
| 0                  | 0   | 0 0000                                                                    | 0 0000         | 12 dB Gain                  | х                      | 0 0000      | 0 0000   | 12 dB Gain                   |  |  |  |  |  |  |  |  |
| 0                  | 0   | 0 1000                                                                    | 0 1000         | 0 dB Gain                   | х                      | 0 1000      | 0 1000   | 0 dB Gain                    |  |  |  |  |  |  |  |  |
| 0                  | 0   | 1 1 1 1 1 1                                                               | 1 1111         | –34.5 dB Gain               | х                      | 1 1 1 1 1 1 | 1 1111   | –34.5 dB Gain                |  |  |  |  |  |  |  |  |
| 0                  | 1   | x xxxx                                                                    | x xxxx         | –∞ dB Gain, Muted           | х                      | x xxxx      | x xxxx   | –∞ dB Gain, Muted            |  |  |  |  |  |  |  |  |
| 1                  | 0   | 1 1111                                                                    | 1 1111         | –34.5 dB Gain               | 1                      | x xxxx      | x xxxx   | –∞ dB Gain, Only Right Muted |  |  |  |  |  |  |  |  |
| 1                  | 1   | x xxxx                                                                    | x xxxx         | –∞ dB Gain, Only Left Muted | 0                      | 1 1111      | 1 1111   | –34.5 dB Gain                |  |  |  |  |  |  |  |  |
| 1                  | 1   | x xxxx                                                                    | x xxxx         | –∞ dB Gain, Left Muted      | 1                      | x xxxx      | x xxxx   | –∞ dB Gain, Right Muted      |  |  |  |  |  |  |  |  |

<sup>1</sup> For AC '97 compatibility, Bit D7 is available only by setting the MSPLT bit, Register 0x76. The MSPLT bit enables separate mute bits for the left and right channels. If MSPLT is not set, RM bit has no effect.

Note that the x in the above table is a wild card, meaning the value has no effect.

### CD Volume Register (Index 0x12)

| Reg Num | Name      | D15 | D14 | D13 | D12  | D11  | D10  | D9   | D8   | D7                | D6 | D5 | D4   | D3   | D2   | D1   | D0   | Default |
|---------|-----------|-----|-----|-----|------|------|------|------|------|-------------------|----|----|------|------|------|------|------|---------|
| 0x12    | CD Volume | СМ  | Х   | Х   | LCV4 | LCV3 | LCV2 | LCV1 | LCV0 | CDRM <sup>1</sup> | Х  | Х  | RCV4 | RCV3 | RCV2 | RCV1 | RCV0 | 0x8808  |

<sup>1</sup> For AC97 compatibility, Bit D7 (CDRM) is available only by setting the MSPLT bit in Register 0x76. The MSPLT bit enables separate mute bits for the left and right channels. See the Volume Settings for Line In, CD Volume, AUX, and PCM Out table.

| RCV[4:0] | Right CD Volume. Allows setting the CD right channel gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is $+12$ dB to $-34.5$ dB. The default value is 0 dB, mute enabled.    |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CDRM     | Right Channel Mute. Once enabled by the MSPLT bit in Register 0x76, this bit mutes the right channel separately from the CM bit. Otherwise, this bit will always read 0 and will have no effect when set to 1. |
| LCV[4:0] | Left CD Volume. Allows setting the CD left channel gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is $+12$ dB to $-34.5$ dB. The default value is 0 dB, mute enabled.      |
| СМ       | CD Volume Mute. When this bit is set to 1, both the left and right channels are muted, unless the MSPLT bit in Register 0x76 is set to 1, in which case, this mute bit will only affect the left channel.      |

#### AUX In Volume Register (Index 0x16)

| Reg Num | Name          | D15 | D14 | D13 | D12  | D11  | D10  | D9   | D8   | D7                | D6 | D5 | D4   | D3   | D2   | D1   | D0   | Default |
|---------|---------------|-----|-----|-----|------|------|------|------|------|-------------------|----|----|------|------|------|------|------|---------|
| 0x16    | AUX In Volume | AM  | Х   | Х   | LAV4 | LAV3 | LAV2 | LAV1 | LAV0 | AVRM <sup>1</sup> | Х  | Х  | RAV4 | RAV3 | RAV2 | RAV1 | RAV0 | 0x8808  |

<sup>1</sup> For AC '97 compatibility, Bit D7 (AVRM) is available only by setting the MSPLT bit in Register 0x76. The MSPLT bit enables separate mute bits for the left and right channels. See the Volume Settings for Line In, CD Volume, AUX, and PCM Out table.

| RAV[4:0] | Right AUX Volume. Allows setting the AUX right channel gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is +12 dB to -34.5 dB. The default value is 0 dB, mute enabled.      |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AVRM     | Right Channel Mute: Once enabled by the MSPLT bit in Register 0x76, this bit mutes the right channel separately from the AM bit. Otherwise, this bit will always read 0 and will have no effect when set to 1. |
| LAV[4:0] | Left AUX Volume. Allows setting the AUX left channel gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is +12 dB to -34.5 dB. The default value is 0 dB, mute enabled.        |
| AM       | AUX Volume Mute. When this bit is set to 1, both the left and right channels are muted, unless the MSPLT bit in Register 0x76 is set to 1, in which case, this mute bit will only affect the left channel.     |

#### PCM Out Volume (Index 0x18)

| Reg Num | Name        | D15 | D14 | D13 | D12  | D11  | D10  | D9   | D8   | D7                | D6 | D5 | D4   | D3   | D2   | D1   | D0   | Default |
|---------|-------------|-----|-----|-----|------|------|------|------|------|-------------------|----|----|------|------|------|------|------|---------|
| 0x18    | PCM Out Vol |     | Х   | Х   | LOV4 | LOV3 | LOV2 | LOV1 | LOV0 | OMRM <sup>1</sup> | Х  | Х  | ROV4 | ROV3 | ROV2 | ROV1 | ROV0 | 0x8808  |

<sup>1</sup> For AC '97 compatibility, Bit D7 (OMRM) is available only by setting the MSPLT bit in Register 0x76. The MSPLT bit enables separate mute bits for the left and right channels. See the Volume Settings for Line In, CD Volume, AUX, and PCM Out table.

Note that depending on the state of the AC97NC bit in Register 0x76, this register has the following additional functionality:

• For AC97NC = 0, the register also controls the surround, center, and LFE DAC gain/attenuators.

• For AC97NC = 1, the register controls the PCM out volume only.

| ROV[4:0] | Right PCM Out Volume. Allows setting the PCM right channel gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is +12 dB to -34.5 dB. The default value is 0 dB, mute enabled.  |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OMRM     | Right Channel Mute. Once enabled by the MSPLT bit in Register 0x76, this bit mutes the right channel separately from the OM bit. Otherwise, this bit will always read 0 and will have no effect when set to 1. |
| LOV[4:0] | Left PCM Out Volume. Allows setting the PCM left channel gain/attenuator to one of 32 levels. The LSB represents 1.5 dB, and the gain range is +12 dB to –34.5 dB. The default value is 0 dB, mute enabled.    |
| OM       | PCM Out Volume Mute. When this bit is set to 1, both the left and right channels are muted, unless the MSPLT bit in Register 0x76 is set to 1, in which case, this mute bit will only affect the left channel. |

#### Record Select Control Register (Index 0x1A)

| Reg Num | Name          | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7 | D6 | D5 | D4 | D3 | D2  | D1  | D0  | Default |
|---------|---------------|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|-----|-----|-----|---------|
| 0x1A    | Record Select | Х   | Х   | Х   | Х   | Х   | LS2 | LS1 | LS0 | Х  | Х  | Х  | Х  | Х  | RS2 | RS1 | RS0 | 0x0000  |

This register is used to select the record source, independently for the right and left channels.

For single MIC recording, see the MS bit (Register 0x20) for MIC1 and MIC2 input selection.

For dual MIC recording, see the 2CMIC bit (Register 0x76) to enable simultaneous recording into L/R channels.

For output line sharing for the microphones, see the OMS bit (Register 0x74) to swap between the MIC1/MIC2 and C/LFE pins. The default value is 0x0000, which corresponds to the MIC input for both channels.

| RS[2:0] | Right Record Select: See table below. |
|---------|---------------------------------------|
| LS[2:0] | Left Record Select: See table below.  |

| LS[ | [2:0]            | Left R                                                        | ecord Sel                                                  | ect              |                                             |  |  |  |  |  |  |  |  |  |  |  |
|-----|------------------|---------------------------------------------------------------|------------------------------------------------------------|------------------|---------------------------------------------|--|--|--|--|--|--|--|--|--|--|--|
|     |                  | OMS                                                           | 2CMIC                                                      | MS               |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 0                                                             | 0                                                          | 0                | MIC1 (mono)                                 |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 0                                                             | 0                                                          | 1                | MIC2 (mono)                                 |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 0                                                             | 1                                                          | 0                | MIC1 (stereo)                               |  |  |  |  |  |  |  |  |  |  |  |
|     | 0                | 0                                                             | 1                                                          | 1                | MIC2 (stereo)                               |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 1                                                             | 0                                                          | 0                | CENTER (mono)                               |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 1                                                             | 0                                                          | 1                | LFE (mono)                                  |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 1                                                             | 1                                                          | 0                | CENTER (stereo)                             |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 1                                                             | 1                                                          | 1                | LFE (stereo)                                |  |  |  |  |  |  |  |  |  |  |  |
|     | 1                | CD_IN                                                         | (left)                                                     |                  |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     | 2                | Muted                                                         |                                                            |                  |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     | 3                | AUX_I                                                         | N (left)                                                   |                  |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     | 4                | LINE_I                                                        | N (left)                                                   |                  |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     | 5                | Stereo                                                        | Mix (left)                                                 |                  |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     | 6                | Mono                                                          | Mix (mon                                                   | o)               |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     | 7                | PHON                                                          | E_IN (mon                                                  | o)               |                                             |  |  |  |  |  |  |  |  |  |  |  |
| RS  | [2:0]            | Right Record Select                                           |                                                            |                  |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | OMS                                                           | 2CMIC                                                      | MS               |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 0                                                             | 0                                                          | 0                | MIC1 (mono)                                 |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 0                                                             | 0                                                          | 1                | MIC2 (mono)                                 |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 0                                                             | 1                                                          | 0                | MIC2 (stereo)                               |  |  |  |  |  |  |  |  |  |  |  |
|     | 0                | 0                                                             | 1                                                          | 1                |                                             |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | -                                                             |                                                            | 1                | MIC1 (stereo)                               |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 1                                                             | 0                                                          | 0                | CENTER (mono)                               |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 1                                                             | -                                                          | -                | CENTER (mono)<br>LFE (mono)                 |  |  |  |  |  |  |  |  |  |  |  |
|     |                  |                                                               | 0                                                          | 0                | CENTER (mono)<br>LFE (mono)<br>LFE (stereo) |  |  |  |  |  |  |  |  |  |  |  |
|     |                  | 1<br>1<br>1                                                   | 0<br>0<br>1<br>1                                           | 0                | CENTER (mono)<br>LFE (mono)                 |  |  |  |  |  |  |  |  |  |  |  |
|     | 1                | 1<br>1<br>1<br>CD_IN                                          | 0<br>0<br>1<br>1<br>(right)                                | 0<br>1<br>0      | CENTER (mono)<br>LFE (mono)<br>LFE (stereo) |  |  |  |  |  |  |  |  |  |  |  |
|     | 2                | 1<br>1<br>CD_IN<br>Muted                                      | 0<br>0<br>1<br>1<br>(right)                                | 0<br>1<br>0      | CENTER (mono)<br>LFE (mono)<br>LFE (stereo) |  |  |  |  |  |  |  |  |  |  |  |
|     | 2<br>3           | 1<br>1<br>CD_IN<br>Muted<br>AUX_I                             | 0<br>0<br>1<br>(right)<br>N (right)                        | 0<br>1<br>0      | CENTER (mono)<br>LFE (mono)<br>LFE (stereo) |  |  |  |  |  |  |  |  |  |  |  |
|     | 2<br>3<br>4      | 1<br>1<br>CD_IN<br>Muted<br>AUX_I<br>LINE_I                   | 0<br>1<br>1<br>(right)<br>N (right)<br>N (right)           | 0 1 0 1 1        | CENTER (mono)<br>LFE (mono)<br>LFE (stereo) |  |  |  |  |  |  |  |  |  |  |  |
|     | 2<br>3<br>4<br>5 | 1<br>1<br>CD_IN<br>Muted<br>AUX_I<br>LINE_I<br>Stereo         | 0<br>1<br>(right)<br>N (right)<br>N (right)<br>Mix (right) | 0<br>1<br>0<br>1 | CENTER (mono)<br>LFE (mono)<br>LFE (stereo) |  |  |  |  |  |  |  |  |  |  |  |
|     | 2<br>3<br>4      | 1<br>1<br>CD_IN<br>Muted<br>AUX_I<br>LINE_I<br>Stereo<br>Mono | 0<br>1<br>1<br>(right)<br>N (right)<br>N (right)           | 0<br>1<br>0<br>1 | CENTER (mono)<br>LFE (mono)<br>LFE (stereo) |  |  |  |  |  |  |  |  |  |  |  |

### Record Gain Register (Index 0x1C)

| Reg Num | Name        | D15 | D14 | D13 | D12 | D11  | D10  | D9   | D8   | D7                | D6 | D5 | D4 | D3   | D2   | D1   | D0   | Default |
|---------|-------------|-----|-----|-----|-----|------|------|------|------|-------------------|----|----|----|------|------|------|------|---------|
| 0x1C    | Record Gain | IM  | Х   | Х   | Х   | LIV3 | LIV2 | LIV1 | LIV0 | IMRM <sup>1</sup> | Х  | Х  | Х  | RIV3 | RIV2 | RIV1 | RIV0 | 0x8000  |

<sup>1</sup> For AC '97 compatibility, Bit D7 (IMRM) is available only by setting the MSPLT bit in Register 0x76. The MSPLT bit enables separate mute bits for the left and right channels.

| RIV[3:0] | ADC Right Channel Input Volume Gain Control. Each LSB represents 1.5 dB and the gain range is 0 dB to +22.5 dB.                                                                                                |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IMRM     | Right Channel Mute. Once enabled by the MSPLT bit in Register 0x76, this bit mutes the right channel separately from the IM bit. Otherwise, this bit will always read 0 and will have no effect when set to 1. |
| LIV[3:0] | ADC Left Channel Input Volume Gain Control. Each LSB represents 1.5 dB and the gain range is 0 dB to +22.5 dB.                                                                                                 |
| IM       | Input Mute. When this bit is set to 1, both the left and right channels are muted, unless the MSPLT bit in Register 0x76 is set to 1, in which case, this mute bit will only affect the left channel.          |

| IM | xIM[3:0] | Function      |
|----|----------|---------------|
| 0  | 1111     | +22.5 dB Gain |
| 0  | 0000     | 0 dB Gain     |
| 1  | XXXXX    | Muted         |

#### General Purpose Register (Index 0x20)

| Reg Num   | Name      |                                                                       | D15          | D14     | D13      | D12                            | D11         | D10         | D9      | D8              | D7       | D6               | D5   | D4 I    | )3  | D2    | D1    | DO   | Default    |  |
|-----------|-----------|-----------------------------------------------------------------------|--------------|---------|----------|--------------------------------|-------------|-------------|---------|-----------------|----------|------------------|------|---------|-----|-------|-------|------|------------|--|
| )x20      | General P | urpose                                                                | Х            | Х       | Х        | Х                              | DRSS1       | DRSS0       | MIX     | MS              | LPBK     | Х                | Х    | X X     | (   | Х     | Х     | Х    | 0x0000     |  |
|           |           |                                                                       | •            |         |          |                                |             | •           |         |                 |          |                  |      |         |     |       |       |      | ·          |  |
| LPBK      |           | Loopha                                                                | ck Control.  | Thic h  | it on al | alac th                        | o digital i | internal le | onha    | l. fro          | m tha A  |                  |      | o from  | + D | AC -  | Thic  | foot | uro ic     |  |
| LPBK      |           |                                                                       | / used for t |         |          |                                |             |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           |                                                                       | surround o   |         |          |                                |             |             |         |                 | ,        | .,               |      | .ag     | 9.  |       |       |      | . putti to |  |
| MS        |           | MIC Sele                                                              | ct. Selects  | MIC ir  | nput in  | to the                         | record se   | elector in  | out an  | d also          | select:  | s the            | inp  | ut to t | he  | anal  | og n  | nixe | r.         |  |
|           |           | (See the                                                              | 2CMIC [Bit   | D7 Re   | gister   | 0x76]                          | to enable   | e simultar  | neous   | dual            | micropl  | none             | rec  | ording  | , a | nd tl | he O  | MS   | [Bit D9    |  |
|           |           | Register                                                              | 0x74] to ei  | nable o | output   | t line s                       | haring fo   | r the micr  | ophor   | ne inp          | outs.)   |                  |      |         |     |       |       |      |            |  |
|           |           |                                                                       |              |         |          |                                |             |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           |                                                                       | wing char    |         |          |                                |             | I/O pins a  | ire use | d for           | the mic  | roph             | none | e sour  | e f | rom   | the   | vari | ous        |  |
|           |           | OMS                                                                   | of the mic   | MS      |          |                                | nannel      |             |         |                 | Die      | ht C             | han  | nal     |     |       |       |      |            |  |
|           |           | 0                                                                     | 0            | 0       |          |                                | mono)       |             |         |                 | -        | 21 (m            |      |         |     |       |       |      |            |  |
|           |           | 0                                                                     | 0            | 1       |          |                                | mono)       |             |         |                 |          | 21 (m            |      |         |     |       |       |      |            |  |
|           |           | 0                                                                     | 1            | 0       |          |                                | stereo)     |             |         |                 |          | 22 (m<br>22 (st  |      | -       |     |       |       |      |            |  |
|           |           | 0                                                                     | 1            | 1       |          |                                | stereo)     |             |         |                 |          | 22 (Si<br>21 (si |      |         |     |       |       |      |            |  |
|           |           | 1                                                                     | 0            | 0       |          |                                | R (mono)    |             |         |                 |          |                  |      | ono)    |     |       |       |      |            |  |
|           |           | 1                                                                     | 0            | 1       |          | _FE (m                         |             |             |         |                 |          | E (mc            |      | -       |     |       |       |      |            |  |
|           |           | 1                                                                     | 1            | 0       |          | -                              | R (stereo)  |             |         |                 |          | : (ste           |      |         |     |       |       |      |            |  |
|           |           | 1                                                                     | 1            | 1       |          | FE (st                         |             |             |         | CENTER (stereo) |          |                  |      |         |     |       |       |      |            |  |
| MIX       |           | Mono O                                                                | utput Sele   | t Sele  |          | ects mono output audio source. |             |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           |                                                                       | er Output. I |         |          |                                | acparaac    | lio source  | •       |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           |                                                                       | cted MIC C   |         |          | cted C                         | hannel Is   | Unaffect    | ed bv 2 | 2CMI            | C Settin | a).              |      |         |     |       |       |      |            |  |
|           |           | MIX                                                                   | OMS          | MS      | 1        |                                | Output      |             |         | -               |          |                  |      |         |     |       |       |      |            |  |
|           |           | 0                                                                     | Х            | Х       | 1        | Mixer                          | mono (de    | efault)     |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           | 1                                                                     | 0            | 0       |          |                                | mono)       |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           | 1                                                                     | 0            | 1       | 1        | VIC2 (I                        | mono)       |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           | 1                                                                     | 1            | 0       | (        | CENTE                          | R (mono)    |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           | 1                                                                     | 1            | 1       | l        | LFE (mono)                     |             |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
| DRSS[1:0] |           |                                                                       | Rate Slot S  |         |          |                                |             |             |         |                 |          | e out            | tput | s. PCN  | L ( | (n +  | 1) ar | nd   |            |  |
|           |           | PCM R (n + 1) data are by default provided in output slots 10 and 11. |              |         |          |                                |             |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           | 00: PCM L, R n + 1 data is on slots 10, 11 (reset default).           |              |         |          |                                |             |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           | 01: PCM L, R n + 1 data is on slots 7, 8.                             |              |         |          |                                |             |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           | 10: Reserved.                                                         |              |         |          |                                |             |             |         |                 |          |                  |      |         |     |       |       |      |            |  |
|           |           | 11: Rese                                                              | rved.        |         |          |                                |             |             |         |                 |          |                  |      |         |     |       |       |      |            |  |

## Audio Interrupt and Paging Mechanism Register (Index 0x24)

| Reg Num | Name                  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3  | D2  | D1  | D0  | Default |
|---------|-----------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|-----|-----|-----|-----|---------|
| 0x24    | Audio Int. and Paging | 14  | 13  | 12  | 11  | 10  | Х   | Х  | Х  | Х  | Х  | Х  | Х  | PG3 | PG2 | PG1 | PG0 | 0xXXXX  |

Note that this register controls the audio interrupt and register paging mechanisms.

| 14      | Interrupt Status (Read/Write), Default Is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ••      | 0: Interrupt is clear.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         | 1: Interrupt was generated.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         | Interrupt event is cleared by writing a 1 to this bit. The interrupt status bit will change regardless of the setting of interrupt enable (I0). An interrupt in the GPI in Slot 12 in the AC link will follow this bit change when interrupt enable (I0) is unmasked. If this bit is set, one or both of I3 or I2 must be set to indicate the interrupt cause.                                                                                                                            |
| I[3:2]  | Interrupt Cause (Read-Only), Default Is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         | I[2] = 0: Sense status has not changed (did not cause interrupt).                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         | I[2] = 1: Sense cycle completed or new sense information is available.                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         | I[3] = 0: GPIO status change did not cause interrupt (default)                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | I[3] = 1: GPIO status change caused interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | These bits will indicate the cause(s) of an interrupt. This information should be used to service the correct interrupting event(s). If the interrupt status bit (I4) is set, one or both of these bits must be set to indicate the interrupt cause.                                                                                                                                                                                                                                      |
|         | Hardware resets these bits back to 0 when the interrupt status bit is cleared.                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11      | Sense Cycle (Read/Write), Default Is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|         | 0: Sense cycle not in progress.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|         | 1: Sense cycle start.                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         | Writing a 1 to this bit causes a sense cycle start if supported.                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         | If a sense cycle is in progress, writing a 0 to this bit will abort the sense cycle. The data in the sense result register (0x6A, Page 1)<br>may or may not be valid, as determined by the IV bit in that register.                                                                                                                                                                                                                                                                       |
| 10      | Interrupt Enable (Read/Write), Default Is 0.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|         | 0: Interrupt generation is masked.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|         | 1: Interrupt generation is unmasked.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         | Software should <i>not</i> unmask the interrupt unless the AC '97 controller ensures that no conflict is possible with modem Slot 12—<br>GPI functionality. AC '97 2.2 compliant controllers will not likely support audio codec interrupt infrastructure. In that case, software<br>can poll the interrupt status after initiating a sense cycle and waiting for the Sense Cycle Maximum Delay (which is defined by the<br>software) to determine if an interrupting event has occurred. |
| Х       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PG[3:0] | Page Selector (Read/Write), Default Is 0x0.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         | 0: Vendor Specific.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         | 0x1: Page ID 01, registers defined in AC'97, Rev. 2.3.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         | 0x2 to 0xF: Reserved Pages.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         | This register is used to select a descriptor of 16-word pages between Registers 0x60 and 0x6F. A value of 0x0 is used to select vendor specific space to maintain compatibility with AC '97 2.2 vendor specific registers.                                                                                                                                                                                                                                                                |
|         | System software can determine implemented pages by writing the page number and reading the value back. If the value read back does not match the value written, the page is not implemented.                                                                                                                                                                                                                                                                                              |
|         | All implemented pages must be in consecutive order, i.e., Page 0x2 cannot be implemented without Page 0x1.                                                                                                                                                                                                                                                                                                                                                                                |

| Reg Num | Name                                                                                                                         | D15                     | D14      | D13      | D12     | D11     | D10      | D9      | D8      | D7    | D6     | D5    | D4      | D3      | D2      | D1        | D0         | Default       |
|---------|------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------|----------|---------|---------|----------|---------|---------|-------|--------|-------|---------|---------|---------|-----------|------------|---------------|
| )x26    | Power-Down Ctrl/Stat                                                                                                         | EAPD                    | PR6      | PR5      | PR4     | PR3     | PR2      | PR1     | PR0     | Х     | Х      | Х     | Х       | REF     | ANL     | DAC       | ADC        | N/A           |
|         | ne ready bits are read-only; writing i<br>ubsection is <i>ready. Ready</i> is defined                                        |                         |          |          |         |         |          |         |         | icate | the st | atus  | for the | e AD1   | 985 su  | bsection  | ns. lf the | e bit is a 1, |
| ADC     | ADC Sections Ready to Trans                                                                                                  | mit Data.               |          |          |         |         |          |         |         |       |        |       |         |         |         |           |            |               |
| DAC     | DAC Sections Ready to Accep                                                                                                  | ot Data.                |          |          |         |         |          |         |         |       |        |       |         |         |         |           |            |               |
| ANL     | Analog Amplifiers, Attenuato                                                                                                 | rs, and N               | lixers l | Ready    |         |         |          |         |         |       |        |       |         |         |         |           |            |               |
| REF     | Voltage References, V <sub>REF</sub> and '                                                                                   | V <sub>REFOUT</sub> , U | p to N   | omina    | l Leve  | I.      |          |         |         |       |        |       |         |         |         |           |            |               |
| PR[6:0] | Codec Power-Down Modes.                                                                                                      | Some bit                | s can b  | e use    | d indiv | /iduall | y, whi   | le oth  | ers ar  | e use | ed in  | com   | nbina   | tion.   |         |           |            |               |
| PR0     | ADCs and Input Mux Power-E                                                                                                   | Down. De                | fault s  | setting  | is 0.   |         |          |         |         |       |        |       |         |         |         |           |            |               |
|         | Clearing this bit will enable V                                                                                              | REF, regar              | dless d  | of the s | state o | of PR3. |          |         |         |       |        |       |         |         |         |           |            |               |
| PR1     | DACs Power-Down. Also pow                                                                                                    | ers dow                 | n the E  | Q circ   | uitry.  | Defau   | lt setti | ng is ( | Э.      |       |        |       |         |         |         |           |            |               |
|         | Clearing this bit will enable V                                                                                              | REF, regar              | dless d  | of the s | state o | of PR3. |          |         |         |       |        |       |         |         |         |           |            |               |
| PR2     | Mixer Power-Down. Default s                                                                                                  | etting is               | 0.       |          |         |         |          |         |         |       |        |       |         |         |         |           |            |               |
| PR3     | Power Down V <sub>REF</sub> and V <sub>REFOUT</sub> .                                                                        | Default s               | etting   | is 0.    |         |         |          |         |         |       |        |       |         |         |         |           |            |               |
|         | May be used in combination effect on the $V_{REF}$ , and it will c                                                           |                         |          |          |         | ne AD   | Cs and   | DAC     | s are n | ot p  | owe    | red o | dowr    | n, sett | ting tl | nis bit ' | will ha    | ve no         |
| PR4     | AC Link Interface Power-Dow<br>sequences must be allowed t<br>In multiple-codec systems, th<br>except to enable or disable P | o run to<br>e mastei    | compl    | etion    | before  | e PR5 a | and PR   | 4 are   | both    | set.  |        |       |         |         |         |           |            |               |
| PR5     | Internal Clocks Disabled. Defa                                                                                               | ault setti              | ng is 0  | •        |         |         |          |         |         |       |        |       |         |         |         |           |            |               |
|         | PR5 has no effect, unless all A<br>be either up or down, but all<br>multiple codec systems, the r<br>is clear.               | power-u                 | p sequ   | iences   | must    | be all  | owed     | to run  | n to co | mpl   | etior  | n bef | ore F   | PR5 a   | nd PR   | 4 are k   | ooth se    | et. In        |
| PR6     | Powers Down the Headphon                                                                                                     | e Amplifi               | ers. D   | efault   | settin  | g is 0. |          |         |         |       |        |       |         |         |         |           |            |               |
| EAPD    | External Audio Power-Down                                                                                                    | Control.                | Contro   | ols the  | state   | of the  | EAPD     | pin.    |         |       |        |       |         |         |         |           |            |               |
|         | EAPD = 0 sets the EAPD pin lo<br>EAPD = 1 sets the EAPD pin h                                                                |                         |          |          |         |         |          |         |         | efaul | t.)    |       |         |         |         |           |            |               |

#### *Power-Down Control/Status Register (Index 0x26)*



Figure 11. Example of AC '97 Power-Down/Power-Up Flow

## Extended Audio ID Register (Index 0x28)

| Reg<br>Num | Name                 | D15  | D14  | D13 | D12 | D11  | D10  | D9   | D8      | D7      | D6      | D5   | D4   | D3 | D2       | D1  | D0     | Default |
|------------|----------------------|------|------|-----|-----|------|------|------|---------|---------|---------|------|------|----|----------|-----|--------|---------|
| 0x28       | Extended<br>Audio ID | AID1 | AID0 | х   | х   | REV1 | REV0 | AMAP | AIDLDAC | AIDSDAC | AIDCDAC | DSA1 | DSA0 | Х  | AIDSPDIF | DRA | AIDVRA | 0xXBC7  |

The extended audio ID register identifies which extended audio features are supported. A nonzero extended audio ID value indicates that one or more of the extended audio features are supported.

| AIDVRA   | Variable Rate PCM Audio Support (F<br>supported.           | Read-Only). This bit returns a 1 when read to  | o indicate that variable rate PCM audio is      |
|----------|------------------------------------------------------------|------------------------------------------------|-------------------------------------------------|
| AIDSPDIF | SPDIF Support (Read-Only). This bit                        | returns a 1 when read to indicate that SPDI    | IF transmitter is supported (IEC958).           |
| DRA      | Double Rate Audio (Read-Only). Thi<br>for PCM L and PCM R. | s bit returns a 1 when read to indicate that   | the optional double rate PCM audio is supported |
| DSA[1:0] | DAC Slot Assignments. (Read/Write                          | Reset Default = 00.)                           |                                                 |
|          | 00: DACs 1, 2 = 3 and 4                                    | DACs 3, 4 = 7 and 8                            | DACs 5, 6 = 6 and 9                             |
|          | 01: DACs 1, 2 = 7 and 8                                    | DACs 3, 4 = 6 and 9                            | DACs 5, 6 = 10 and 11                           |
|          | 10: DACs 1, 2 = 6 and 9                                    | DACs 3, 4 = 10 and 11                          | DACs 5, 6 = 3 and 4                             |
|          | 11: DACs 1, 2 = 10 and 11                                  | DACs 3, 4 = 3 and 4                            | DACs 5, 6 = 7 and 8                             |
| AIDCDAC  | PCM Center DAC Support (Read-On                            | ly). This bit returns a 1 when read to indicat | te that PCM Center DAC is supported.            |
| AIDSDAC  | PCM Surround DAC Support (Read-<br>supported.              | Only). This bit returns a 1 when read to indi  | cate that PCM surround left and right DACs are  |
| AIDLDAC  | PCM LFE DAC Support (Read-Only).                           | This bit returns a 1 when read to indicate th  | hat PCM LFE DAC is supported.                   |
| AMAP     | Slot DAC Mappings Based on Codec codec ID is supported.    | : ID (Read-Only). This bit returns a 1 when re | ead to indicate that slot/DAC mappings based on |
| REV[1:0] | REV[1:0] = 10 Indicates That Codec I                       | s AC '97 Revision 2.3 Compliant (Read-Only     | /).                                             |
| AID[1:0] | Indicates Codec Configuration (Rea                         | d-Only).                                       |                                                 |
|          | 00 = Primary.<br>01, 10, 11 = Secondary.                   |                                                |                                                 |

| Reg | Name                           | D15    | D14 | D13 | D12 | D11 | D10  | D9 | D8      | D7      | D6      | D5    | D4    | D3 | D2      | D1     | D0     | Default |
|-----|--------------------------------|--------|-----|-----|-----|-----|------|----|---------|---------|---------|-------|-------|----|---------|--------|--------|---------|
| Num |                                |        |     |     |     |     |      |    |         |         |         |       |       |    |         |        |        |         |
|     | Extended<br>Audio<br>Stat/Ctrl | VFORCE | х   | PRK | PRJ | PRI | SPCV | х  | ASCLDAC | ASCSDAC | ASCCDAC | SPSA1 | SPSA0 | х  | ASCSPDF | ASCDRA | ASCVRA | 0xXXXX  |

Extended Audio Status and Control Register (Index 0x2A)

The extended audio status and control register is a read/write register that provides status and control of the extended audio features.

| ASCVRA    | Variable Rate Audio (Read/Write).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | ASCVRA = 0 sets fixed sample rate audio at 48 kHz (reset default).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           | ASCVRA = 1 enables variable rate audio mode (enables sample rate registers and AC '97 SLOTREQ signaling).                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| ASCDRA    | Double Rate Audio.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|           | ASCDRA = 1 enables double-rate audio mode in which data from PCM L and PCM R in output Slots 3 and 4 is used in conjunction with PCM L (n + 1) and PCM R (n + 1) data to provide DAC streams at twice the sample rate designated by the PCM Front Sample Rate Control Register.<br>When using the double rate audio only the front DACs are supported, and all other DACs (surround, center and LFE) are automatically powered down.<br>Note that ASCDRA can be used without ASCVRA; in that case, the converter rates are forced to 96 kHz if ASCDRA = 1. |
| ASCSPDF   | SPDIF Transmitter Subsystem Enable/Disable Bit (Read/Write).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           | ASCSPDF = 1 enables the SPDIF transmitter.<br>ASCSPDF = 0 disables the SPDIF transmitter (default).                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           | This bit is also used to validate that the SPDIF transmitter output is actually enabled.<br>The ASCSPDF bit is only allowed to be set high if the Pin 48 (SPDIF) is pulled down at power-up, enabling the codec transmitter<br>logic. If the SPDIF pin is floating or pulled high at power-up, the transmitter logic is disabled, and therefore, the ASCSPDF bit<br>returns a low, indicating that the SPDIF transmitter is not available. This bit must always be read back to verify that the SPDIF<br>transmitter is actually enabled.                  |
| SPSA[1,0] | SPDIF Slot Assignment Bits (Read/Write).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|           | These bits control the SPDIF slot assignment and respective defaults, depending on the codec ID configuration (see the the AC '97 2.3 AMAP Compliant Default SPDIF Slot Assignments table for more information.)                                                                                                                                                                                                                                                                                                                                           |
| ASCCDAC   | Center DAC Status (Read-Only).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|           | ASCCDAC = 1 indicates the PCM center DAC is ready.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| ASCSDAC   | Surround DAC Status. (Read-only.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|           | ASCSDAC = 1 Indicates the PCM surround DACs are ready.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ASCLDAC   | LFE DAC Status (Read-Only).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|           | ASCLDAC = 1 indicates the PCM LFE DAC is ready.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SPCV      | SPDIF Configuration Valid (Read-Only). Indicates the status of the SPDIF transmitter subsystem, enabling the driver to determine if the currently programmed SPDIF configuration is supported. SPCV is always valid, independent of the SPDIF enable bit status.                                                                                                                                                                                                                                                                                           |
|           | SPCV = 0 indicates current SPDIF configuraton (SPSA, SPSR, DAC slot rate, DRS) is not valid (not supported).                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|           | SPCV = 1 indicates current SPDIF configuration (SPSA, SPSR, DAC slot rate, DRS) is valid (is supported).                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| PRI       | Center DAC Power-Down (Read/Write).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|           | PRI = 1 mutes the PCM center DAC. Essentially, PRI + PRK = powered off center/LFE DACs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PRJ       | Surround DACs Power-Down (Read/Write).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|           | PRJ = 1 turns off the PCM surround DACs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| PRK       | LFE DAC Power-Down (Read/Write).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|           | PRK = 1 mutes the PCM LFE DAC. Essentially, PRI + PRK = powered off center/LFE DACs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| VFORCE    | Validity Force Bit. (Reset Default = 0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|           | When asserted, this bit forces the SPDIF stream Validity flag (Bit <28> within each SPDIF L/R subframe) to be controlled by the V bit (D15) in Register 0x3A (SPDIF control register).                                                                                                                                                                                                                                                                                                                                                                     |
|           | VFORCE = 0 and V = 0: The Validity bit is managed by the codec error detection logic.<br>VFORCE = 0 and V = 1: The Validity bit is forced high, indicating subframe data is invalid.<br>VFORCE = 1 and V = 0: The Validity bit is forced low, indicating subframe data is valid.<br>VFORCE = 1 and V = 1: The Validity bit is forced high, indicating subframe data is invalid.                                                                                                                                                                            |

| Codec ID | Function                   | SPSA = 00 | SPSA = 01         | SPSA = 10         | SPSA = 11           |
|----------|----------------------------|-----------|-------------------|-------------------|---------------------|
| 00       | 2-ch Primary with SPDIF    | 3 and 4   | 7 and 8 [default] | 6 and 9           | 10 and 11           |
| 00       | 4-ch Primary with SPDIF    | 3 and 4   | 7 and 8           | 6 and 9 (default) | 10 and 11           |
| 00       | 6-ch Primary with SPDIF    | 3 and 4   | 7 and 8           | 6 and 9           | 10 and 11 (default) |
| 01       | +2-ch Secondary with SPDIF | 3 and 4   | 7 and 8           | 6 and 9 (default) |                     |
| 01       | +4-ch Secondary with SPDIF | 3 and 4   | 7 and 8           | 6 and 9           | 10 and 11 (default) |
| 10       | +2-ch Secondary with SPDIF | 3 and 4   | 7 and 8           | 6 and 9 (default) |                     |
| 10       | +4-ch Secondary with SPDIF | 3 and 4   | 7 and 8           | 6 and 9           | 10 and 11 (default) |
| 11       | +2-ch Secondary with SPDIF | 3 and 4   | 7 and 8           | 6 and 9           | 10 and 11 (default) |

#### AC '97 2.3 AMAP Compliant Default SPDIF Slot Assignments

#### PCM Front DAC Rate Register (Index 0x2C)

| Reg Num | Name               | D15   | D14   | D13   | D12   | D11   | D10   | D9   | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Default |
|---------|--------------------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|---------|
| 0x2C    | PCM Front DAC Rate | SRF15 | SRF14 | SRF13 | SRF12 | SRF11 | SRF10 | SRF9 | SRF8 | SRF7 | SRF6 | SRF5 | SRF4 | SRF3 | SRF2 | SRF1 | SRF0 | 0xBB80  |

This read/write sample rate control register contains 16-bit unsigned values, representing the rate of operation in Hz.

| SR[15:0] | Sample Rate. The sampling frequency range is from 7 kHz (0x1B58) to 48 kHz (0xBB80) in 1 Hz increments. The codec may       |
|----------|-----------------------------------------------------------------------------------------------------------------------------|
|          | not function correctly if frequencies are written outside this range. If 0 is written to ASCVRA (Reg 0x2A), then the sample |
|          | rate is reset to 48 kHz.                                                                                                    |

#### PCM Surround DAC Rate Register (Index 0x2E)

| Reg Num | Name              | D15   | D14   | D13   | D12   | D11   | D10   | D9   | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Default |
|---------|-------------------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|---------|
| 0x2E    | PCM Surr DAC Rate | SRS15 | SRS14 | SRS13 | SRS12 | SRS11 | SRS10 | SRS9 | SRS8 | SRS7 | SRS6 | SRS5 | SRS4 | SRS3 | SRS2 | SRS1 | SRS0 | 0xBB80  |

This read/write sample rate control register contains 16-bit unsigned values, representing the rate of operation in Hz.

This register sets the sample rate for the Surround DAC. This register's reset default is to be locked to the PCM front DAC sample rate register (0x2C). To unlock this register, Bit SSRU in Register 0x76 must be asserted.

| SRS[15:0] | Sample Rate. The sampling frequency range is from 7 kHz (0x1B58) to 48 kHz (0xBB80) in 1 Hz increments. The codec        |
|-----------|--------------------------------------------------------------------------------------------------------------------------|
|           | may not function correctly if frequencies are written outside this range. If 0 is written to ASCVRA (Reg 0x2A), then the |
|           | sample rate is reset to 48 kHz.                                                                                          |

#### PCM LFE/Center DAC Rate Register (Index 0x30)

| Reg Num | NAME          | D15    | D14    | D13    | D12    | D11    | D10    | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    | Default |
|---------|---------------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------|
| 0x30    | PCM LFE/C DAC | SRCL15 | SRCL14 | SRCL13 | SRCL12 | SRCL11 | SRCL10 | SRCL9 | SRCL8 | SRCL7 | SRCL6 | SRCL5 | SRCL4 | SRCL3 | SRCL2 | SRCL1 | SRCL0 | 0xBB80  |
|         | Rate          |        |        |        |        |        |        |       |       |       |       |       |       |       |       |       |       |         |

This read/write sample rate control register contains 16-bit unsigned values, representing the rate of operation in Hz.

This register sets the sample rate for the LFE DAC and center DAC. This register's reset default is to be locked to the PCM front DAC sample rate register (0x2C). To unlock this register, Bit SSRU in Register 0x76 must be asserted.

| SRCL[15:0] | Sample Rate. The sampling frequency range is from 7 kHz (0x1B58) to 48 kHz (0xBB80) in 1 Hz increments. The codec         |
|------------|---------------------------------------------------------------------------------------------------------------------------|
|            | may not function correctly if frequencies are written outside this range. If 0 is written to ASCVRA (Register 0x2A), then |
|            | the sample rate is reset to 48 kHz.                                                                                       |

#### PCM L/R ADC Rate Register (Index 0x32)

| Reg Num | Name             | D15   | D14   | D13   | D12   | D11   | D10   | D9   | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Default |
|---------|------------------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|---------|
| 0x32    | PCM L/R ADC Rate | SRA15 | SRA14 | SRA13 | SRA12 | SRA11 | SRA10 | SRA9 | SRA8 | SRA7 | SRA6 | SRA5 | SRA4 | SRA3 | SRA2 | SRA1 | SRA0 | 0xBB80  |

This read/write sample rate control register contains 16-bit unsigned values, representing the rate of operation in Hz.

SR[15:0] Sample Rate. The sampling frequency range is from 7 kHz (0x1B58) to 48 kHz (0xBB80) in 1 Hz increments. The codec may not function correctly if frequencies are written outside this range. If 0 is written to ASCVRA (Register 0x2A), then the sample rate is reset to 48 kHz.

#### Center/LFE Volume Register (Index 0x36)

| Reg Num | Name              | D15  | D14 | D13 | D12  | D11  | D10  | D9   | D8   | D7   | D6 | D5 | D4   | D3   | D2   | D1   | D0   | Default |
|---------|-------------------|------|-----|-----|------|------|------|------|------|------|----|----|------|------|------|------|------|---------|
| 0x36    | Center/LFE Volume | LFEM | Х   | Х   | LFE4 | LFE3 | LFE2 | LFE1 | LFE0 | CNTM | Х  | Х  | CNT4 | CNT3 | CNT2 | CNT1 | CNT0 | 0x8080  |

This register controls the center and LFE output volumes and mute bits. The volume register contains five bits, generating 32 volume levels with increments of 1.5 dB each.

AC '97 defines the 6-bit volume registers, therefore, to maintain compatibility whenever the D5 or D13 bit is set to 1, its respective lower five volume bits are automatically set to 1 by codec logic. On read-back, all lower five bits will read 1s whenever this bit is set to 1. Note that depending on the state of the AC 97NC bit in Register 0x76, this register operates as follows:

- For AC'97NC = 0, the register controls the center and LFE output pin attenuators. The range is 0 dB to -46.5 dB.
- For AC97NC = 1, the register controls the center and LFE DAC gain/attenuators. The range is +12 dB to -34.5 dB.

| CNT[4:0] | Center Volume Control.                                               |
|----------|----------------------------------------------------------------------|
| CNTM     | Center Volume Mute. When this bit is set to 1, the channel is muted. |
| LFE[4:0] | LFE Volume Control.                                                  |
| LFEM     | LFE Volume Mute. When this bit is set to 1, the channel is muted.    |

Note that when the CSWP bit (Register 0x74) is set to 1, the definition of these volume controls for left and right are swapped, i.e., LFE[4:0] and LFEM control center volume/mute, and CNT[4:0] and CNTM control LFE volume/mute.

|             | CN      | IT/LFE[5:0] |                          |                            |
|-------------|---------|-------------|--------------------------|----------------------------|
| CNTM (LFEM) | Write   | Readback    | Function with AC97NC = 0 | Function with AC97NC = 1   |
| 0           | 00 0000 | 00 0000     | 0 dB Gain                | +12 dB Gain                |
| 0           | 00 1111 | 00 1111     | –22.5 dB Gain            | –10.5 dB Gain              |
| 0           | 01 1111 | 01 1111     | –46.5 dB Gain            | –34.5 dB Gain              |
| 0           | 1x xxxx | 01 1111     | –46.5 dB Gain            | Indeterminate <sup>1</sup> |
| 1           | xx xxxx | xx xxxx     | Muted, –∞ dB Gain        | Muted, –∞ dB Gain          |

Note: x in the above table is a wild card, meaning the value has no effect.

<sup>1</sup> When AC97NC is set to 1, there is only a 5-bit gain/attenuator to control, so the sixth bit, i.e., the MSB, does not control anything. Therefore, the 5-bit gain setting is indeterminate, since the five LSBs are listed as wild cards.

#### *Surround Volume Control Register (Index 0x38)*

| Reg Num | Name            | D15 | D14 | D13  | D12  | D11  | D10  | D9   | D8   | D7  | D6 | D5   | D4   | D3   | D2   | D1   | D0   | Default |
|---------|-----------------|-----|-----|------|------|------|------|------|------|-----|----|------|------|------|------|------|------|---------|
| 0x38    | Surround Volume | LSM | Х   | LSR5 | LSR4 | LSR3 | LSR2 | LSR1 | LSR0 | RSM | Х  | RSR5 | RSR4 | RSR3 | RSR2 | RSR1 | RSR0 | 0x8080  |

This register controls the surround volume controls for both stereo channels and mute bits. Each volume subregister contains five bits, generating 32 volume levels with increments of 1.5 dB each.

AC '97 defines the 6-bit volume registers, therefore, to maintain compatibility whenever the D5 or D13 bit is set to 1, its respective lower five volume bits are automatically set to 1 by the codec logic. On read-back, all lower five bits will read 1s whenever these bits are set to 1. Note that depending on the state of the AC97NC bit in Register 0x76, this register operates as follows:

- For AC97NC = 0, the register controls the surround output pin attenuators. The range is 0 dB to -46.5 dB.
- For AC97NC = 1, the register controls the surround DAC gain/attenuators. The range is +12 dB to -34.5 dB.

| RSR[5:0] | Right Surround Volume Control.                                                     |
|----------|------------------------------------------------------------------------------------|
| RSM      | Right Surround Volume Mute. When this bit is set to 1, the right channel is muted. |
| LSR[5:0] | Left Surround Volume Control.                                                      |
| LSM      | Left Surround Volume Mute. When this bit is set to 1, the left channel is muted.   |

|           | 1       | xSR[5:0] |                          |                            |
|-----------|---------|----------|--------------------------|----------------------------|
| LSM (RSM) | Write   | Readback | Function with AC97NC = 0 | Function with AC97NC = 1   |
| 0         | 00 0000 | 00 0000  | 0 dB Gain                | +12 dB Gain                |
| 0         | 00 1111 | 00 1111  | –22.5 dB Gain            | –10.5 dB Gain              |
| 0         | 01 1111 | 01 1111  | –46.5 dB Gain            | –34.5 Gain                 |
| 0         | 1x xxxx | 01 1111  | –46.5 dB Gain            | Indeterminate <sup>1</sup> |
| 1         | xx xxxx | xx xxxx  | Muted, –∞ dB Gain        | Muted, –∞ dB Gain          |

Note: x in the above table is a wild card, meaning the value has no effect.

<sup>1</sup> When AC97NC is set to 1, there is only a 5-bit gain/attenuator to control, so the sixth bit, i.e., the MSB, does not control anything. Therefore, the 5-bit gain setting is indeterminate, since the five LSBs are listed as wild cards.

### SPDIF Control Register (Index 0x3A)

| Reg.Num. | Name          | D15 | D14 | D13   | D12   | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2   | D1  | D0  | Default |
|----------|---------------|-----|-----|-------|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|-----|-----|---------|
| 0x3A     | SPDIF Control | V   | Х   | SPSR1 | SPSR0 | L   | CC6 | CC5 | CC4 | CC3 | CC2 | CC1 | CC0 | PRE | COPY | AUD | PRO | 0x2000  |

Register 0x3A is a read/write register that controls SPDIF functionality and manages bit fields propagated as channel status (or subframe in the V case). With the exception of V, this register should only be written to when the SPDIF transmitter is disabled (SPDIF bit in Register 0x2A is 0). This ensures that control and status information initialize correctly at the beginning of SPDIF transmission.

| PRO       | Professional. 1 indicates professional use of channel status, 0 indicates consumer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AUD       | Nonaudio. 1 indicates data is nonPCM format, 0 indicates data is PCM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| COPY      | Copyright. 1 indicates copyright is asserted, 0 indicates copyright is not asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| PRE       | Pre-emphasis. 1 indicates filter pre-emphasis is 50/15 μs, 0 indicates no pre-emphasis.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CC[6:0]   | Category Code. Programmed according to IEC standards, or as appropriate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| L         | Generation Level. Programmed according to IEC standards, or as appropriate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SPSR[1:0] | <ul> <li>SPDIF Transmit Sample Rate.</li> <li>SPSR[1:0] = 00: Transmit Sample Rate = 44.1 kHz.</li> <li>SPSR[1:0] = 01: Reserved.</li> <li>SPSR[1:0] = 10: Transmit Sample Rate = 48 kHz (default).</li> <li>SPSR[1:0] = 11: Not supported.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                 |
| V         | <ul> <li>Validity. This bit affects the Validity flag (Bit &lt;28&gt; transmitted in each SPDIF L/R subframe) and enables the SPDIF transmitter to maintain connection during error or mute conditions.</li> <li>V = 1: Each SPDIF subframe (L+R) has Bit &lt;28&gt; set to 1. This tags both samples as invalid.</li> <li>V = 0: Each SPDIF subframe (L+R) has Bit &lt;28&gt; set to 0 for valid data and 1 for invalid data (error condition).</li> <li>Note that when V = 0, asserting the VFORCE bit (D15) in Register 0x2A (Extended Audio Stat/Ctrl) will force the Validity flag low, marking both samples as valid.</li> </ul> |

#### EQ Control Register (Index 0x60)

| Reg.Num. | Name       | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7  | D6  | D5   | D4   | D3   | D2   | D1   | D0   | Default |
|----------|------------|-----|-----|-----|-----|-----|-----|----|----|-----|-----|------|------|------|------|------|------|---------|
| 0x60     | EQ Control | EQM | Х   | Х   | Х   | Х   | Х   | Х  | Х  | SYM | CHS | BCA5 | BCA4 | BCA3 | BCA2 | BCA1 | BCA0 | 0x8080  |

Register 0x60 is a read/write register that controls equalizer function and data setup. The register also contains the biquad and coefficient address pointer, which is used in conjunction with the EQ data register (0x78) to set up the equalizer coefficients. The reset default disables the equalizer function until the coefficients can be properly set up by the software and sets the symmetry bit to allow equal coefficients for left and right channels.

| BCA[5:0] | Riguad and             | Coefficient Ac     | Idress Pointer:                                                                                                                                                                                                                 |
|----------|------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DCA[3.0] | biquad and<br>biquad 0 | coef a0            | BCA[5:0] = 011011                                                                                                                                                                                                               |
|          | biquad 0<br>biquad 0   | coef a1            | BCA[5:0] = 011010                                                                                                                                                                                                               |
|          | biquad 0<br>biquad 0   | coef a2            | BCA[5:0] = 011001                                                                                                                                                                                                               |
|          | biquad 0<br>biquad 0   | coef b1            | BCA[5:0] = 011101                                                                                                                                                                                                               |
|          | biquad 0<br>biquad 0   | coef b2            | BCA[5:0] = 011100                                                                                                                                                                                                               |
|          | biquad 0<br>biquad 1   | coef a0            | BCA[5:0] = 100000                                                                                                                                                                                                               |
|          | biquad 1<br>biquad 1   | coef a1            | BCA[5:0] = 011111                                                                                                                                                                                                               |
|          | biquad 1<br>biquad 1   | coef a2            | BCA[5:0] = 011110                                                                                                                                                                                                               |
|          | biquad 1<br>biquad 1   | coef b1            | BCA[5:0] = 100010                                                                                                                                                                                                               |
|          | biquad 1<br>biquad 1   | coef b2            | BCA[5:0] = 100010                                                                                                                                                                                                               |
|          | biquad 1<br>biquad 2   | coef a0            | BCA[5:0] = 100001<br>BCA[5:0] = 100101                                                                                                                                                                                          |
|          | biquad 2<br>biquad 2   | coef a1            |                                                                                                                                                                                                                                 |
|          | biquad 2<br>biquad 2   | coef a2            | BCA[5:0] = 100100                                                                                                                                                                                                               |
|          | -                      |                    | BCA[5:0] = 100011                                                                                                                                                                                                               |
|          | biquad 2               | coef b1<br>coef b2 | BCA[5:0] = 100111                                                                                                                                                                                                               |
|          | biquad 2               |                    | BCA[5:0] = 100110                                                                                                                                                                                                               |
|          | biquad 3               | coef a0            | BCA[5:0] = 101010                                                                                                                                                                                                               |
|          | biquad 3               | coef a1            | BCA[5:0] = 101001                                                                                                                                                                                                               |
|          | biquad 3               | coef a2            | BCA[5:0] = 101000                                                                                                                                                                                                               |
|          | biquad 3               | coef b1            | BCA[5:0] = 101100                                                                                                                                                                                                               |
|          | biquad 3               | coef b2            | BCA[5:0] = 101011                                                                                                                                                                                                               |
|          | biquad 4               | coef a0            | BCA[5:0] = 101111                                                                                                                                                                                                               |
|          | biquad 4               | coef a1            | BCA[5:0] = 101110                                                                                                                                                                                                               |
|          | biquad 4               | coef a2            | BCA[5:0] = 101101                                                                                                                                                                                                               |
|          | biquad 4               | coef b1            | BCA[5:0] = 110001                                                                                                                                                                                                               |
|          | biquad 4               | coef b2            | BCA[5:0] = 110000                                                                                                                                                                                                               |
|          | biquad 5               | coef a0            | BCA[5:0] = 110100                                                                                                                                                                                                               |
|          | biquad 5               | coef a1            | BCA[5:0] = 110011                                                                                                                                                                                                               |
|          | biquad 5               | coef a2            | BCA[5:0] = 110010                                                                                                                                                                                                               |
|          | biquad 5               | coef b1            | BCA[5:0] = 110110                                                                                                                                                                                                               |
|          | biquad 5               | coef b2            | BCA[5:0] = 110101                                                                                                                                                                                                               |
|          | biquad 6               | coef a0            | BCA[5:0] = 111001                                                                                                                                                                                                               |
|          | biquad 6               | coef a1            | BCA[5:0] = 111000                                                                                                                                                                                                               |
|          | biquad 6               | coef a2            | BCA[5:0] = 110111                                                                                                                                                                                                               |
|          | biquad 6               | coef b1            | BCA[5:0] = 111011                                                                                                                                                                                                               |
|          | biquad 6               | coef b2            | BCA[5:0] = 111010                                                                                                                                                                                                               |
| CHS      |                        |                    | elects left channel coefficients data block. CHS = 1: Selects right channel coefficients data block.                                                                                                                            |
| SYM      | setup seque            |                    | this bit indicates that the left and right channel coefficients are equal. This shortens the coefficient<br>y the left channel coefficients need to be addressed and set up. (The right channel coefficients are<br>to memory.) |
| EQM      |                        |                    | to 1, this bit disables the equalizer function (allows all data to pass through). The reset default sets this alizer function until the biquad coefficients can be properly set.                                                |
|          |                        | · ·                |                                                                                                                                                                                                                                 |

#### EQ Data Register (Index 0x62)

| Reg.Num. | Name    | D15   | D14   | D13   | D12   | D11   | D10   | D9   | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   | Default |
|----------|---------|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------|---------|
| 0x62     | EQ Data | CFD15 | CFD14 | CFD13 | CFD12 | CFD11 | CFD10 | CFD9 | CFD8 | CFD7 | CFD6 | CFD5 | CFD4 | CFD3 | CFD2 | CFD1 | CFD0 | 0x0000  |

This read/write register is used to transfer EQ biquad coefficients into memory.

The register data is transferred to, or retrieved from, the address pointed to by the BCA bits in the EQ control register (0x60). *Data will be written to memory only if the EQM bit (Register 0x60, Bit 15) is asserted.* 

| CFD[15:0] | Coefficient Data. The biquad coefficients are fixed-point format values with 16 bits of resolution. The CFD15 bit is the MSB |
|-----------|------------------------------------------------------------------------------------------------------------------------------|
|           | and the CFD0 bit is the LSB.                                                                                                 |

#### Jack Sense/General Register (Index 0x70)

| Reg Num | Name            | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7    | D6     | D5 | D4 | D3 | D2 | D1 | D0 | Default |
|---------|-----------------|-----|-----|-----|-----|-----|-----|----|----|-------|--------|----|----|----|----|----|----|---------|
| 0x70    | J Sense/General | Х   | Х   | Х   | Х   | Х   | Х   | Х  | Х  | MMDIS | JS2SEL | Х  | Х  | Х  | Х  | Х  | Х  | N/A     |

| JS2SEL | Selects JS2 Input Behavior.                                                                          |
|--------|------------------------------------------------------------------------------------------------------|
|        | 0: Standard operation for JS2 jack sensing (default).                                                |
|        | 1: Enable microphone input sensing with JS2.                                                         |
| MMDIS  | Mono Mute Disable.                                                                                   |
|        | 0: Use JSMT[2:0] (Register 0x72) to determine mono out operation (default).                          |
|        | 1: Independent of the settings in the JSMT table, this ensures mono out remains active all the time. |
| Х      | Reserved, Do Not Read/Write These Bits.                                                              |

| Reg   | Name                      | D15       | D14     | 012       | <b>D1</b> 2 | D11    | D10     | <b>D</b> 0 | D8        | <b>D7</b> | De       | DE     | <b>D</b> 4 |       |          | <b>D1</b> | 00      | Default |
|-------|---------------------------|-----------|---------|-----------|-------------|--------|---------|------------|-----------|-----------|----------|--------|------------|-------|----------|-----------|---------|---------|
| Num   | Name                      | D15       | D14     | D13       | D12         | ווע    | סוט     | D9         | 08        | D7        | D6       | D5     | D4         | D3    | D2       | D1        | D0      | Default |
| 0x72  | Jack Sense/               | JS        | JS1     | JS0       | JS          | JS     | JS      | JS1        | JS0       | JS1       | JS0      | JS1    | JS0        | JS1   | JS0      | JS1       | JS0     | N/A     |
|       | Audio/Status              | SPRD      | DMX     | DMX       | MT2         | MT1    | MT0     | EQB        | EQB       | TMR       | TMR      | MD     | MD         | ST    | ST       | INT       | INT     |         |
|       |                           |           |         |           |             |        |         |            |           |           |          |        |            |       |          |           |         |         |
| JSOIN | T Indicates<br>Service Ro |           | 5       |           |             |        |         |            | ntil the  | softwar   | e servic | es the | JS0 int    | errup | t; i.e., | JSO ISI   | R (Inte | rrupt   |
|       | Notes:                    |           |         |           |             |        |         |            |           |           |          |        |            |       |          |           |         |         |
|       |                           |           |         |           |             |        |         |            |           |           |          |        |            |       |          |           |         |         |
|       | 1) Interru                | ots are g | enerate | d by vali | d state     | chan   | ges of  | JS pins    |           |           |          |        |            |       |          |           |         |         |
|       | 1) Interru<br>2) Interru  | -         |         | •         |             |        | -       | •          |           | and JS3   | INT to J | SOINT. |            |       |          |           |         |         |
|       |                           | ot to the | system  | is actual | ly an C     | OR con | nbinati | ion of t   | his bit a |           |          | SOINT. |            |       |          |           |         |         |

## Jack Sense/Audio Interrupt/Status Register (Index 0x72)

|               | 2) Interrupt to the system is actually an OR combination of this bit and JS3INT to JS0INT.                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | 3) The interrupt implementation path is selected by the INTS bit (Register 0x74).                                                                                                                                                                                                                                                                                                                                                                                 |
|               | 4) It is also possible to generate a software system interrupt by writing a 1 to this bit.                                                                                                                                                                                                                                                                                                                                                                        |
| JS1INT        | Indicates Pin JS1 has generated an interrupt. Remains set until the software services the JS1 interrupt; i.e., JS1 ISR (Interrupt Service Routine) should clear this bit by writing a 0 to it. See JS0INT description above for additional details.                                                                                                                                                                                                               |
| JSOST         | JS0 State. This bit always reports the logic state of the JS0 pin.                                                                                                                                                                                                                                                                                                                                                                                                |
|               | Cannot be used for MIC sensing.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| JS1ST         | JS1 State. This bit always reports the logic state of the JS1 pin.                                                                                                                                                                                                                                                                                                                                                                                                |
|               | Cannot be used for MIC sensing.                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| JSOMD         | JS0 Mode. This bit selects the operation mode for the JS0 pin.<br>0: Jack Sense Mode (Reset Default).<br>1: Interrupt Mode.                                                                                                                                                                                                                                                                                                                                       |
| JS1MD         | JS1 Mode: This bit selects the operation mode for the JS1 pin.<br>0: Jack Sense Mode (Reset Default).<br>1: Interrupt Mode.                                                                                                                                                                                                                                                                                                                                       |
| JSOTMR        | JS0 Timer Enable. If this bit is set to a 1, JS0 must be high for greater than 298 ms to be recognized.                                                                                                                                                                                                                                                                                                                                                           |
| JS1TMR        | JS1 Timer Enable. If this bit is set to a 1, JS1 must be high for greater than 298 ms to be recognized.                                                                                                                                                                                                                                                                                                                                                           |
| <b>JS0EQB</b> | JS0 EQ Bypass Enable. This bit enables JS0 to control the EQ bypass.<br>When this bit is set to 1, JS0 = 1 will cause the EQ to be bypassed. Default is 0.                                                                                                                                                                                                                                                                                                        |
| JS1EQB        | JS1 EQ Bypass Enable. This bit enables JS1 to control the EQ bypass.<br>When this bit is set to 1, JS1 = 1 will cause the EQ to be bypassed. Default is 0.                                                                                                                                                                                                                                                                                                        |
| JSMT[2:0]     | JS Mute Enable Selector. These three bits select and enable the jack sense muting action (see the Jack Sense Mute Select (JSMT [2:0]) table).                                                                                                                                                                                                                                                                                                                     |
| JSODMX        | JS0 Down-Mix Control Enable. This bit enables JS0 to control the down-mix function. This function allows a digital mix of 6-channel audio into 2-channel audio. The mix can then be routed to the stereo LINE_OUT or HP_OUT jacks. When this bit is set to 1, JS0 = 1 will activate the down-mix conversion.<br>See the DMIX description in Register 0x76. The DMIX bits select the down-mix implementation type and can also force the function to be activated. |
| JS1DMX        | JS1 Down-Mix Control Enable. This bit enables JS1 to control the down-mix function (see the JS0DMX description).<br>When this bit is set to 1, JS1 = 1 will activate the down-mix conversion.                                                                                                                                                                                                                                                                     |
| JSSPRD        | JS Spread Control Enable. This bit enables 2-channel to 6-channel audio spread function when both jack senses are active (Logic State 1). Note that the SPRD bit can also force the spread function without being gated by the jack senses. See this bit's description in Register 0x76 for more details on the spread function.                                                                                                                                  |
Jack Sense Mute Select (JSMT [2:0])

| Juch     | Jensew           | ale Jele |       | [2.0]) |       |           |             | <i>a 1</i> = = |             |                                                                     |
|----------|------------------|----------|-------|--------|-------|-----------|-------------|----------------|-------------|---------------------------------------------------------------------|
| REF      | JS1              | JSO      | IGMTO | JSMT1  | ICMTO | HP<br>OUT | LINE<br>OUT | C/LFE<br>OUT   | MONO<br>OUT | NOTES                                                               |
|          | OUT (0)          | OUT (0)  |       | 0      | 0     |           |             |                | ACTIVE      |                                                                     |
| 0        |                  |          |       | -      | -     |           | ACTIVE      |                |             | JS0 and JS1 Ignored.                                                |
| 1        | (-)              | IN (1)   |       | 0      | 0     | -         | -           | -              | -           |                                                                     |
| 2        | IN (1)           | OUT (0)  |       | 0      | 0     |           | ACTIVE      |                |             |                                                                     |
| 3        | IN (1)           | IN (1)   |       | 0      | 0     |           | ACTIVE      |                |             |                                                                     |
| 4        | OUT (0)          | OUT (0)  |       | 0      | 1     |           |             |                | ACTIVE      | JS0 No Mute Action,<br>JS1 Mutes Mono and Enables LINE_OUT + C/LFE. |
| 5        | OUT (0)          | IN (1)   |       | 0      | 1     |           | FMUTE       |                |             | Standard 6-Channel Configuration. Swapped                           |
| 6        | IN (1)           | OUT (0)  |       | 0      | 1     |           | ACTIVE      |                | FMUTE       | HP_OUT and LINE_OUT.                                                |
| 7        | IN (1)           | IN (1)   |       | 0      | 1     |           | ACTIVE      |                |             |                                                                     |
| 8        | OUT (0)          | OUT (0)  |       | 1      | 0     |           |             |                | ACTIVE      |                                                                     |
| 9        | (-)              | IN (1)   |       | 1      | 0     |           |             |                | ACTIVE      |                                                                     |
| 10       | IN (1)           | OUT (0)  |       | 1      | 0     | -         | ACTIVE      | -              | -           | Standard 6-Channel Configuration. No Swap.                          |
| 11       | IN (1)           | IN (1)   |       | 1      | 0     | ACTIVE    |             | ACTIVE         | FMUTE       |                                                                     |
| 12       | OUT (0)          | OUT (0)  | 0     | 1      | 1     | **        | **          | **             | **          | ** Reserved.                                                        |
| 13       | OUT (0)          | IN (1)   |       | 1      | 1     | **        | **          | **             | **          |                                                                     |
| 14       | IN (1)           | OUT (0)  | 0     | 1      | 1     | **        | **          | **             | **          |                                                                     |
| 15       | IN (1)           | IN (1)   | 0     | 1      | 1     | **        | **          | **             | **          |                                                                     |
| 16       | OUT (0)          | OUT (0)  | 1     | 0      | 0     | ACTIVE    | FMUTE       | FMUTE          | ACTIVE      |                                                                     |
| 17       | OUT (0)          | IN (1)   | 1     | 0      | 0     | ACTIVE    | ACTIVE      | ACTIVE         | FMUTE       |                                                                     |
| 18       | IN (1)           | OUT (0)  | 1     | 0      | 0     | ACTIVE    | FMUTE       | FMUTE          | FMUTE       | JS0 = 1 and JS1 = 0 Enables All Rear.                               |
| 19       | IN (1)           | IN (1)   | 1     | 0      | 0     | ACTIVE    | FMUTE       | FMUTE          | FMUTE       | 6-Channel Configuration with Front Jack Wrap-Back.                  |
| 20       | OUT (0)          | OUT (0)  | 1     | 0      | 1     | FMUTE     | FMUTE       | FMUTE          | ACTIVE      | JS0 No Mute Action,                                                 |
| 21       | OUT (0)          | IN (1)   | 1     | 0      | 1     | FMUTE     | FMUTE       | FMUTE          | ACTIVE      | JS1 Mutes Mono and Enables LINE_OUT and HP_OUT                      |
| 22       | IN (1)           | OUT (0)  | 1     | 0      | 1     | ACTIVE    | ACTIVE      | ACTIVE         | FMUTE       | and C/LFE.                                                          |
| 23       | IN (1)           | IN (1)   | 1     | 0      | 1     | ACTIVE    | ACTIVE      | ACTIVE         | FMUTE       | Standard 6-Channel Configuration. Swapped<br>HP_OUT and LINE_OUT.   |
| 24       | OUT (0)          | OUT (0)  | 1     | 1      | 0     | **        | **          | **             | **          | ** Reserved.                                                        |
| 25       | OUT (0)          | IN (1)   |       | 1      | 0     | **        | **          | **             | **          | heserved.                                                           |
| 26       | IN (1)           | OUT (0)  |       | 1      | 0     | **        | **          | **             | **          |                                                                     |
| 20       | IN (1)           | IN (1)   |       | 1      | 0     | **        | **          | **             | **          |                                                                     |
| 28       | OUT (0)          | OUT (0)  |       | 1      | 1     | **        | **          | **             | **          | ** Reserved.                                                        |
| 20<br>29 | OUT (0)          | IN (1)   |       | 1      | 1     | **        | **          | **             | **          | neserveu.                                                           |
| 29<br>30 | IN (1)           | OUT (0)  |       | 1      | 1     | **        | **          | **             | **          |                                                                     |
|          | IN (1)<br>IN (1) |          |       | 1      | 1     | **        | **          | **             | **          |                                                                     |
| 31       | IIN (1)          | IN (1)   | 1     | 1      | I     | n 7       | o 77        | 6 A.           | 6 A.        |                                                                     |

FMUTE = Output is forced to mute independent of the respective volume register setting. ACTIVE = Output is not muted and its status is dependent on the respective volume register setting. OUT = Nothing is plugged into the jack, and therefore, the JS status is 0 (via the load resistor pull-down action).

IN = Jack has plug inserted, and therefore, the JS status is 1 (via the codec JS pin internal pull-up). Note: MMDIS (Register 0x70, *Bit* D7) set to 1 will keep mono out enabled for all the settings above.

### Serial Configuration (Index 0x74)

| Num                                  | Name              | D15                                                                                                                                                                                                                                                           | D14                                                                                                                                                                                                                 | D13                                                                                                                                                                                                           | D12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | D11                                                                                                                                       | D10                                                                                             | D9                                                                                | D8                                                                              | D7                                                                                        | D6                                                                                | D5                                                              | D4                                             | D3                                                   | D2                                            | D1                                     | D0                  | Defaul    |
|--------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------|------------------------------------------------------|-----------------------------------------------|----------------------------------------|---------------------|-----------|
| 0x74                                 | Serial<br>Config. | SLOT16                                                                                                                                                                                                                                                        | REGM2                                                                                                                                                                                                               | REGM1                                                                                                                                                                                                         | REGM0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | REGM3                                                                                                                                     | DRF                                                                                             | OMS                                                                               | CHEN                                                                            | SPOVR                                                                                     | LBKS1                                                                             | LBKSO                                                           | INTS                                           | CSWP                                                 | SPAL                                          | SPDZ                                   | SPLNK               | 0x1001    |
| Note: Th<br>reset.                   |                   | vill only reset bi                                                                                                                                                                                                                                            | ts CSWP (I                                                                                                                                                                                                          | D3), LBKS[                                                                                                                                                                                                    | 1:0] (D[6:5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ]), and ON                                                                                                                                | AS (D9                                                                                          | ) when                                                                            | Registe                                                                         | er 0x00 is                                                                                | written                                                                           | to (soft re                                                     | set). A                                        | All bits an                                          | re reset                                      | on a ha                                | rd or har           | dware     |
| SPLNK                                | (                 | SPDIF Link.<br>0: SPDIF and<br>1: SPDIF and                                                                                                                                                                                                                   | d front D                                                                                                                                                                                                           | ACs are                                                                                                                                                                                                       | not link                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ed.                                                                                                                                       |                                                                                                 |                                                                                   |                                                                                 |                                                                                           |                                                                                   | -                                                               | g.                                             |                                                      |                                               |                                        |                     |           |
| SPDZ                                 |                   | SPDIF DACZ                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                     |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                           |                                                                                                 |                                                                                   |                                                                                 |                                                                                           |                                                                                   |                                                                 |                                                |                                                      |                                               |                                        |                     |           |
|                                      |                   | 0: Repeat la<br>1: Forces m                                                                                                                                                                                                                                   | idscale s                                                                                                                                                                                                           | ample o                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                           |                                                                                                 |                                                                                   |                                                                                 |                                                                                           | default                                                                           | )                                                               |                                                |                                                      |                                               |                                        |                     |           |
| SPAL                                 |                   | SPDIF ADC<br>0: SPDIF tra<br>1: SPDIF tra                                                                                                                                                                                                                     | nsmitter                                                                                                                                                                                                            | is conn                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                           |                                                                                                 |                                                                                   |                                                                                 |                                                                                           |                                                                                   | •                                                               |                                                |                                                      |                                               |                                        |                     |           |
| CSWP                                 |                   | Swap the Constraints Setting this volume con                                                                                                                                                                                                                  | bit will s                                                                                                                                                                                                          | swap the                                                                                                                                                                                                      | ese chan                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                           |                                                                                                 |                                                                                   |                                                                                 |                                                                                           |                                                                                   |                                                                 |                                                |                                                      |                                               |                                        |                     |           |
| INTS                                 |                   | Interrupt M                                                                                                                                                                                                                                                   | ode Sele                                                                                                                                                                                                            | ect. This                                                                                                                                                                                                     | bit selec                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ts the au                                                                                                                                 | udio i                                                                                          | nterru                                                                            | ıpt imp                                                                         | olement                                                                                   | ation p                                                                           | oath.                                                           |                                                |                                                      |                                               |                                        |                     |           |
|                                      |                   | 0: Slot 12, B<br>1: Slot 6, Va<br>Note: This b                                                                                                                                                                                                                | lid Bit (N                                                                                                                                                                                                          | 1IC ADC                                                                                                                                                                                                       | interrup                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | t).                                                                                                                                       |                                                                                                 |                                                                                   | steers                                                                          | the pat                                                                                   | h of th                                                                           | e gener                                                         | ated                                           | interru                                              | ıpt.                                          |                                        |                     |           |
| LBKS[1                               | 1.01              | Loop-Back S                                                                                                                                                                                                                                                   | Selection                                                                                                                                                                                                           | n These                                                                                                                                                                                                       | hits sole                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ct the in                                                                                                                                 | terna                                                                                           | d diai                                                                            | talloo                                                                          | o-back i                                                                                  | hath w                                                                            | -<br>hen the                                                    |                                                | (hit is :                                            | active                                        | (see R                                 | eaister (           | )v20)     |
| LDIGU                                | 1.0]              | 00: Loop ba                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                     |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                           |                                                                                                 | -                                                                                 |                                                                                 | D-Dack                                                                                    |                                                                                   | nen tre                                                         |                                                | V DIC IS (                                           | active                                        | (See h                                 | egister             | JAZO).    |
|                                      |                   | 01: Loop ba                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                     | -                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                           |                                                                                                 |                                                                                   |                                                                                 |                                                                                           |                                                                                   |                                                                 |                                                |                                                      |                                               |                                        |                     |           |
|                                      |                   | -                                                                                                                                                                                                                                                             | ht chanı                                                                                                                                                                                                            |                                                                                                                                                                                                               | center ar                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | nd LFE D                                                                                                                                  | ACs.                                                                                            | (Cent                                                                             | er DAC                                                                          | loops k                                                                                   | oack fro                                                                          | om the <i>i</i>                                                 | ADC I                                          | left cha                                             | innel,                                        | the LF                                 | E DAC fi            | rom the   |
|                                      | 2                 | 10: Reserve                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                     |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                           |                                                                                                 |                                                                                   |                                                                                 |                                                                                           |                                                                                   |                                                                 |                                                |                                                      |                                               |                                        |                     |           |
|                                      | 1                 |                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                     |                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                           |                                                                                                 |                                                                                   |                                                                                 |                                                                                           |                                                                                   | Decetal                                                         | efaul                                          | t.)                                                  |                                               |                                        |                     |           |
| SPOVR                                |                   | SPDIF Over                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                     | r is enab                                                                                                                                                                                                     | led only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | if the SP                                                                                                                                 | PDIF r                                                                                          | nin is                                                                            | nulled                                                                          | low on                                                                                    | reset (                                                                           | κένει α                                                         |                                                | ,                                                    |                                               |                                        |                     |           |
| SPOVK                                |                   | 0: SPDIF Tra                                                                                                                                                                                                                                                  | ansmitte                                                                                                                                                                                                            |                                                                                                                                                                                                               | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                           |                                                                                                 |                                                                                   |                                                                                 |                                                                                           |                                                                                   | Reset de                                                        |                                                |                                                      |                                               |                                        |                     |           |
| CHEN                                 |                   | 0: SPDIF Tra<br>1: SPDIF Tra                                                                                                                                                                                                                                  | ansmitte<br>ansmitte                                                                                                                                                                                                | r is enab                                                                                                                                                                                                     | led rega                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | rdless o                                                                                                                                  | f the                                                                                           | SPDIF                                                                             | pin co                                                                          | onfigura                                                                                  | tion.                                                                             |                                                                 |                                                | in (Pin                                              | 45).                                          |                                        |                     |           |
|                                      |                   | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab                                                                                                                                                                                                                    | ansmitte<br>ansmitte<br>le. This k                                                                                                                                                                                  | r is enab<br>pit enabl                                                                                                                                                                                        | led rega<br>es chain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | rdless o                                                                                                                                  | f the                                                                                           | SPDIF                                                                             | pin co                                                                          | onfigura                                                                                  | tion.                                                                             |                                                                 |                                                | oin (Pin                                             | 45).                                          |                                        |                     |           |
|                                      |                   | 0: SPDIF Tra<br>1: SPDIF Tra                                                                                                                                                                                                                                  | ansmitte<br>ansmitte<br>Ile. This k<br>haining.                                                                                                                                                                     | r is enab<br>bit enabl<br>(Reset d                                                                                                                                                                            | led rega<br>es chain<br>lefault.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rdless o                                                                                                                                  | f the                                                                                           | SPDIF                                                                             | pin co                                                                          | onfigura                                                                                  | tion.                                                                             |                                                                 |                                                | vin (Pin                                             | 45).                                          |                                        |                     |           |
|                                      |                   | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab<br>0: Disable c                                                                                                                                                                                                    | ansmitte<br>ansmitte<br>le. This k<br>haining.<br>naining i<br>rophone                                                                                                                                              | r is enab<br>pit enabl<br>(Reset d<br>nto IDO<br>Select.                                                                                                                                                      | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ing of a                                                                                                                                  | f the slave                                                                                     | SPDIF<br>code                                                                     | pin cc<br>c SDAT                                                                | onfigura<br>TA_IN st                                                                      | tion.<br>ream ir<br>s betw                                                        | nto the                                                         | ID0 p                                          |                                                      |                                               | and th                                 | e Cente             | r/LFE     |
| CHEN                                 |                   | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab<br>0: Disable c<br>1: Enable ch<br>Output Mic                                                                                                                                                                      | ansmitte<br>ansmitte<br>le. This k<br>haining i<br>naining i<br>crophone<br>eature is<br>he charts                                                                                                                  | r is enab<br>bit enabl<br>(Reset d<br>nto IDO<br>Select.<br>used for<br>s describ                                                                                                                             | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit<br>those sy<br>ing the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ing of a<br>ing swit                                                                                                                      | f the<br>slave<br>ch the<br>hat h                                                               | SPDIF<br>code<br>e mici<br>ave ir                                                 | pin cc<br>c SDAT<br>rophor<br>iput/oi                                           | nfigura<br>Ā_IN st<br>ne input<br>utput ja                                                | tion.<br>ream ir<br>s betw<br>ck shar                                             | nto the<br>een the<br>ing.                                      | ID0 p                                          | 1/MIC2                                               | pins a                                        |                                        |                     |           |
| CHEN                                 |                   | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab<br>0: Disable c<br>1: Enable ch<br>Output Mic<br>pins. This fe<br>Note: See th                                                                                                                                     | ansmitte<br>ansmitte<br>le. This k<br>haining.<br>naining i<br>rrophone<br>eature is<br>he charts<br>rol regist                                                                                                     | r is enab<br>pit enabl<br>(Reset d<br>nto ID0<br>Select.<br>used for<br>s describ<br>er (0x1A                                                                                                                 | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit<br>those sy<br>ing the<br>.).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | will swit<br>will swit<br>ystems t                                                                                                        | f the<br>slave<br>ch the<br>hat h<br>one i                                                      | SPDIF<br>code<br>e mici<br>ave ir<br>nputs                                        | pin cc<br>c SDAT<br>rophor<br>put/ou<br>;—the                                   | nfigura<br>A_IN st<br>ne input<br>utput ja<br>descrip                                     | tion.<br>ream in<br>s betw<br>ck shar<br>tion of                                  | een the<br>ing.<br>MS (Bit                                      | MIC<br>D8, F                                   | 1/MIC2<br>Registe                                    | pins a<br>r 0x20                              | ) and t                                |                     |           |
| CHEN                                 |                   | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab<br>0: Disable c<br>1: Enable ch<br>Output Mic<br>pins. This fe<br>Note: See th<br>select contr                                                                                                                     | ansmitte<br>ansmitte<br>le. This k<br>haining i<br>rophone<br>eature is<br>he charts<br>rol regist<br>one inpu<br>ivalent t                                                                                         | r is enab<br>bit enabl<br>(Reset d<br>nto DO<br>2 Select.<br>used for<br>a describ<br>for (0x1A<br>ts come<br>ts now c<br>o setting                                                                           | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit<br>those sy<br>ing the<br>.).<br>from Mi<br>come fro<br>g CLDIS (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | rdless o<br>ing of a<br>will swit<br>ystems t<br>microph<br>C1 and l<br>m the C<br>Bit D11,                                               | f the<br>slave<br>ch the<br>hat h<br>one i<br>MIC2<br>enter<br>Regis                            | SPDIF<br>code<br>e mici<br>ave ir<br>nputs<br>pins.<br>/LFE p<br>ster 0           | rophor<br>put/ou<br>the<br>Center<br>pins. Th                                   | nfigura<br>TA_IN st<br>ne input<br>utput ja<br>descrip<br>/LFE ou<br>ne code              | tion.<br>ream in<br>s betw<br>ck shar<br>tion of<br>tputs k<br>c will p           | een the<br>ing.<br>MS (Bit<br>behave a<br>lace the              | MIC<br>D8, F                                   | 1/MIC2<br>Registe<br>pected<br>ter/LFE               | r 0x20<br>(defai                              | ) and t<br>ult).<br>uts int            | he reco<br>o a Higł | rd<br>n-Z |
| OMS                                  |                   | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab<br>0: Disable c<br>1: Enable ch<br>Output Mic<br>pins. This fe<br>Note: See th<br>select contr<br>0: Micropho<br>1: Micropho<br>state—equi                                                                         | ansmitte<br>ansmitte<br>le. This k<br>haining.<br>naining i<br>rophone<br>eature is<br>he charts<br>rol regist<br>one inpu<br>one inpu<br>ivalent t<br>outputs                                                      | r is enab<br>bit enabl<br>(Reset d<br>nto DO<br>Select.<br>used for<br>s describ<br>ter (0x1A<br>ts come<br>ts now c<br>o setting<br>respond                                                                  | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit<br>those sy<br>ing the<br>those sy<br>ing the<br>those sy<br>ing the<br>those sy<br>ing those<br>those sy<br>ing those<br>those sy<br>those s          | will swit<br>will swit<br>ystems t<br>microph<br>C1 and<br>m the C<br>Bit D11,<br>y to both                                               | f the<br>slave<br>ch the<br>hat h<br>one i<br>MIC2<br>enter<br>Regis                            | SPDIF<br>code<br>e mici<br>ave ir<br>nputs<br>pins.<br>/LFE p<br>ster 0           | pin cc<br>c SDAT<br>rophor<br>put/ou<br>s—the<br>Center<br>pins. Th<br>x76). Se | nfigura<br>TA_IN st<br>ne input<br>utput ja<br>descrip<br>/LFE ou<br>ne code<br>etting th | tion.<br>ream in<br>s betw<br>ck shar<br>tion of<br>tputs k<br>c will p<br>he OMS | een the<br>ing.<br>MS (Bit<br>behave a<br>lace the<br>b bit, ho | ID0 p<br>MIC<br>D8, F<br>as exp<br>Cen<br>weve | 1/MIC2<br>Registe<br>pected<br>ter/LFE<br>er, will r | pins a<br>r 0x20<br>(defau<br>outpu<br>not ov | ) and t<br>ult).<br>uts int<br>erwrite | he reco<br>o a Higł | rd<br>n-Z |
| OMS                                  |                   | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab<br>0: Disable c<br>1: Enable ch<br>Output Mic<br>pins. This fe<br>Note: See th<br>select contr<br>0: Micropho<br>1: Micropho<br>state—equi<br>Center/LFE                                                           | ansmitte<br>ansmitte<br>le. This k<br>haining.<br>haining i<br>rophone<br>eature is<br>he charts<br>rol regist<br>one inpu<br>ivalent t<br>outputs<br>ist Force:<br>DAC requ                                        | r is enab<br>bit enabl<br>(Reset d<br>nto IDO<br>e Select.<br>used for<br>s describ<br>ter (0x1A<br>ts come<br>ts now c<br>o setting<br>respond<br>This allo                                                  | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit<br>those sy<br>ing the<br>.).<br>from Mi<br>come fro<br>g CLDIS (<br>d equally<br>pows the<br>equence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | rdless o<br>ing of a<br>will swit<br>ystems t<br>microph<br>(C1 and 1<br>m the C<br>Bit D11,<br>v to both<br>AD1985<br>e. (Reset          | f the<br>slave<br>ch the<br>hat h<br>one i<br>MIC2<br>enter<br>Regis<br>bits.<br>to sy<br>defau | SPDIF<br>code<br>e mici<br>ave ir<br>nputs<br>pins.<br>/LFE p<br>ster 0:<br>nchro | pin cc<br>c SDAT<br>rophor<br>put/ou<br>s—the<br>Center<br>pins. Th<br>x76). Se | nfigura<br>TA_IN st<br>ne input<br>utput ja<br>descrip<br>/LFE ou<br>ne code<br>etting th | tion.<br>ream in<br>s betw<br>ck shar<br>tion of<br>tputs k<br>c will p<br>he OMS | een the<br>ing.<br>MS (Bit<br>behave a<br>lace the<br>b bit, ho | ID0 p<br>MIC<br>D8, F<br>as exp<br>Cen<br>weve | 1/MIC2<br>Registe<br>pected<br>ter/LFE<br>er, will r | pins a<br>r 0x20<br>(defau<br>outpu<br>not ov | ) and t<br>ult).<br>uts int<br>erwrite | he reco<br>o a Higł | rd<br>n-Z |
| OMS                                  | 3                 | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enable<br>0: Disable c<br>1: Enable ch<br>Output Mic<br>pins. This fe<br>Note: See th<br>select contr<br>0: Micropho<br>1: Micropho<br>1: Micropho<br>state—equi<br>Center/LFE<br>DAC Reque<br>0: Normal D              | ansmitte<br>ansmitte<br>le. This k<br>haining.<br>haining i<br>rophone<br>eature is<br>he charts<br>rol regist<br>one inpu<br>ivalent t<br>outputs<br>st Force<br>DAC requ<br>hize to A                             | r is enab<br>pit enabl<br>(Reset d<br>nto DO<br>Select.<br>used for<br>s describ<br>ter (0x1A<br>ts come<br>ts now c<br>o setting<br>respond<br>This allo<br>testing s<br>D1981A/                             | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit<br>those sy<br>ing the<br>.).<br>from MI<br>come fro<br>g CLDIS (<br>d equall)<br>pows the<br>equence<br>(B DAC r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | rdless o<br>ing of a<br>will swit<br>ystems t<br>microph<br>(C1 and 1<br>m the C<br>Bit D11,<br>v to both<br>AD1985<br>e. (Reset          | f the<br>slave<br>ch the<br>hat h<br>one i<br>MIC2<br>enter<br>Regis<br>bits.<br>to sy<br>defau | SPDIF<br>code<br>e mici<br>ave ir<br>nputs<br>pins.<br>/LFE p<br>ster 0:<br>nchro | pin cc<br>c SDAT<br>rophor<br>put/ou<br>s—the<br>Center<br>pins. Th<br>x76). Se | nfigura<br>TA_IN st<br>ne input<br>utput ja<br>descrip<br>/LFE ou<br>ne code<br>etting th | tion.<br>ream in<br>s betw<br>ck shar<br>tion of<br>tputs k<br>c will p<br>he OMS | een the<br>ing.<br>MS (Bit<br>behave a<br>lace the<br>b bit, ho | ID0 p<br>MIC<br>D8, F<br>as exp<br>Cen<br>weve | 1/MIC2<br>Registe<br>pected<br>ter/LFE<br>er, will r | pins a<br>r 0x20<br>(defau<br>outpu<br>not ov | ) and t<br>ult).<br>uts int<br>erwrite | he reco<br>o a Higł | rd<br>n-Z |
| CHEN<br>OMS<br>DRF                   |                   | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab<br>0: Disable c<br>1: Enable ch<br>Output Mic<br>pins. This fe<br>Note: See th<br>select contr<br>0: Micropho<br>1: Micropho<br>1: Micropho<br>State—equi<br>Center/LFE<br>DAC Reque<br>0: Normal D<br>1: Synchron | ansmitte<br>ansmitte<br>le. This k<br>haining.<br>haining i<br>rophone<br>eature is<br>he charts<br>rol regist<br>one inpu<br>ivalent t<br>outputs<br>ist Force<br>DAC requ<br>hize to Al<br>lec Regist             | r is enab<br>bit enabl<br>(Reset d<br>nto DO r<br>Select.<br>used for<br>s describ<br>for (0x1A<br>ts come<br>ts now c<br>o setting<br>respond<br>This allo<br>uesting so<br>D1981A/<br>ter Mask              | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit<br>those sy<br>ing the<br>).<br>from MI<br>come fro<br>g CLDIS (<br>d equally<br>pows the<br>equence<br>(B DAC r<br>c.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | rdless o<br>ing of a<br>will swit<br>ystems t<br>microph<br>C1 and l<br>m the C<br>Bit D11,<br>to both<br>AD1985<br>e. (Reset<br>equests. | f the<br>slave<br>ch tho<br>hat h<br>one i<br>MIC2<br>enter<br>Regis<br>bits.<br>to sy<br>defau | SPDIF<br>code<br>e mici<br>ave ir<br>nputs<br>pins.<br>/LFE p<br>ster 0:<br>nchro | pin cc<br>c SDAT<br>rophor<br>put/ou<br>s—the<br>Center<br>pins. Th<br>x76). Se | nfigura<br>TA_IN st<br>ne input<br>utput ja<br>descrip<br>/LFE ou<br>ne code<br>etting th | tion.<br>ream in<br>s betw<br>ck shar<br>tion of<br>tputs k<br>c will p<br>he OMS | een the<br>ing.<br>MS (Bit<br>behave a<br>lace the<br>b bit, ho | ID0 p<br>MIC<br>D8, F<br>as exp<br>Cen<br>weve | 1/MIC2<br>Registe<br>pected<br>ter/LFE<br>er, will r | pins a<br>r 0x20<br>(defau<br>outpu<br>not ov | ) and t<br>ult).<br>uts int<br>erwrite | he reco<br>o a Higł | rd<br>n-Z |
| CHEN<br>OMS<br>DRF                   | 0                 | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab<br>0: Disable c<br>1: Enable ch<br>Output Mic<br>pins. This fe<br>Note: See th<br>select contr<br>0: Micropho<br>1: Micropho<br>state—equi<br>Center/LFE<br>DAC Reque<br>0: Normal D<br>1: Synchron<br>Slave 3 Cod | ansmitte<br>ansmitte<br>le. This k<br>haining.<br>haining i<br>rophone<br>eature is<br>he charts<br>rol regist<br>one inpu<br>ivalent t<br>outputs<br>st Force<br>DAC requ<br>hize to Al<br>lec Regis<br>lec Regis  | r is enab<br>bit enabl<br>(Reset d<br>nto DO<br>Select.<br>used for<br>ser (0x1A<br>ts come<br>ts now c<br>o setting<br>respond<br>This allo<br>esting s<br>D1981A<br>iter Mask<br>ter Mask                   | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit<br>those sy<br>ing the<br>those sy<br>those sy<br>those sy<br>ing the<br>those sy<br>ing the<br>those sy<br>those | rdless o<br>ing of a<br>will swit<br>ystems t<br>microph<br>C1 and l<br>m the C<br>Bit D11,<br>to both<br>AD1985<br>e. (Reset<br>equests. | f the<br>slave<br>ch tho<br>hat h<br>one i<br>MIC2<br>enter<br>Regis<br>bits.<br>to sy<br>defau | SPDIF<br>code<br>e mici<br>ave ir<br>nputs<br>pins.<br>/LFE p<br>ster 0:<br>nchro | pin cc<br>c SDAT<br>rophor<br>put/ou<br>s—the<br>Center<br>pins. Th<br>x76). Se | nfigura<br>TA_IN st<br>ne input<br>utput ja<br>descrip<br>/LFE ou<br>ne code<br>etting th | tion.<br>ream in<br>s betw<br>ck shar<br>tion of<br>tputs k<br>c will p<br>he OMS | een the<br>ing.<br>MS (Bit<br>behave a<br>lace the<br>b bit, ho | ID0 p<br>MIC<br>D8, F<br>as exp<br>Cen<br>weve | 1/MIC2<br>Registe<br>pected<br>ter/LFE<br>er, will r | pins a<br>r 0x20<br>(defau<br>outpu<br>not ov | ) and t<br>ult).<br>uts int<br>erwrite | he reco<br>o a Higł | rd<br>n-Z |
| CHEN<br>OMS<br>DRF<br>REGM3<br>REGM0 | 0<br>1            | 0: SPDIF Tra<br>1: SPDIF Tra<br>Chain Enab<br>0: Disable c<br>1: Enable ch<br>Output Mic<br>pins. This fe<br>Note: See th<br>select contr<br>0: Micropho<br>state—equi<br>Center/LFE<br>DAC Reque<br>0: Normal D<br>1: Synchron<br>Slave 3 Cod<br>Master Cod  | ansmitte<br>ansmitte<br>le. This k<br>haining.<br>naining i<br>rophone<br>eature is<br>he charts<br>rol regist<br>one inpu<br>ivalent t<br>outputs<br>st Forces<br>DAC requ<br>hize to Al<br>lec Regis<br>lec Regis | r is enab<br>bit enabl<br>(Reset d<br>nto IDO<br>2 Select.<br>used for<br>5 describ<br>ter (0x1A<br>ts come<br>ts now c<br>o setting<br>respond<br>This allo<br>testing sp<br>D1981A/<br>ter Mask<br>ter Mask | led rega<br>es chain<br>lefault.)<br>pin.<br>This bit<br>those sy<br>ing the<br>those sy<br>those sy<br>those sy<br>ing the<br>those sy<br>ing the<br>those sy<br>those | rdless o<br>ing of a<br>will swit<br>ystems t<br>microph<br>C1 and l<br>m the C<br>Bit D11,<br>to both<br>AD1985<br>e. (Reset<br>equests. | f the<br>slave<br>ch tho<br>hat h<br>one i<br>MIC2<br>enter<br>Regis<br>bits.<br>to sy<br>defau | SPDIF<br>code<br>e mici<br>ave ir<br>nputs<br>pins.<br>/LFE p<br>ster 0:<br>nchro | pin cc<br>c SDAT<br>rophor<br>put/ou<br>s—the<br>Center<br>pins. Th<br>x76). Se | nfigura<br>TA_IN st<br>ne input<br>utput ja<br>descrip<br>/LFE ou<br>ne code<br>etting th | tion.<br>ream in<br>s betw<br>ck shar<br>tion of<br>tputs k<br>c will p<br>he OMS | een the<br>ing.<br>MS (Bit<br>behave a<br>lace the<br>b bit, ho | ID0 p<br>MIC<br>D8, F<br>as exp<br>Cen<br>weve | 1/MIC2<br>Registe<br>pected<br>ter/LFE<br>er, will r | pins a<br>r 0x20<br>(defau<br>outpu<br>not ov | ) and t<br>ult).<br>uts int<br>erwrite | he reco<br>o a Higł | rd<br>n-Z |

| Reg<br>Num | Name              | D1:                                                    | D14                                                                                                | D13                                              | D12                                         | D11                                     | D10                                         | D9                                           | D8                                          | D7                                     | D6                                      | D5                              | D4                               | D3                                        | D2                              | D1                           | D0                          | Default       |
|------------|-------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------------------------|-----------------------------------------|---------------------------------------------|----------------------------------------------|---------------------------------------------|----------------------------------------|-----------------------------------------|---------------------------------|----------------------------------|-------------------------------------------|---------------------------------|------------------------------|-----------------------------|---------------|
| 0x76       | Misc<br>Control B |                                                        | Z AC97N                                                                                            | C MSPL                                           | LODIS                                       | CLDIS                                   | HPSEL                                       | DMIX1                                        | DMIX0                                       | SPRD                                   | 2CMIC                                   | LOSEL                           | SRU                              | VREFH                                     | VREFD                           | MBG1                         | MBG0                        | 0x0000        |
|            |                   |                                                        |                                                                                                    |                                                  |                                             |                                         |                                             |                                              |                                             |                                        |                                         |                                 |                                  |                                           |                                 |                              |                             |               |
| MBG[       | 1:0]              | gain b<br>Note:<br>boost<br>00: +2<br>01: +1<br>10: +3 | oost Gain<br>oost. Bot<br>This gain<br>blocks ha<br>0 dB gair<br>0 dB gair<br>0 dB gair<br>served. | n MIC1 a<br>setting c<br>ve a gair<br>. (Reset c | nd MIC2<br>nly take<br>n of 0 dE            | 2 prean<br>es effec<br>3.               | nps will                                    | be set t                                     | to the sa                                   | ame se                                 | elected                                 | gain.                           | -                                |                                           |                                 |                              |                             |               |
| VREF       | ), VREFH          | Contr                                                  | ols the Le                                                                                         | vel of the                                       | VREFOUT                                     | Pin as                                  | Follows                                     | 5:                                           |                                             |                                        |                                         |                                 |                                  |                                           |                                 |                              |                             |               |
|            |                   | VREF                                                   |                                                                                                    |                                                  |                                             |                                         |                                             |                                              |                                             |                                        |                                         |                                 |                                  |                                           |                                 |                              |                             |               |
|            |                   | 0                                                      | 0                                                                                                  |                                                  | 5 V (Del                                    | fault)                                  |                                             |                                              |                                             |                                        |                                         |                                 |                                  |                                           |                                 |                              |                             |               |
|            |                   | 0                                                      | 1<br>0                                                                                             | •                                                | jh-Z                                        |                                         |                                             |                                              |                                             |                                        |                                         |                                 |                                  |                                           |                                 |                              |                             |               |
|            |                   | 1<br>1                                                 | 1                                                                                                  | 3.7<br>0 V                                       |                                             |                                         |                                             |                                              |                                             |                                        |                                         |                                 |                                  |                                           |                                 |                              |                             |               |
| SRU        |                   | •                                                      | e Rate Ui                                                                                          |                                                  |                                             |                                         | sample                                      | rate loc                                     | kina                                        |                                        |                                         |                                 |                                  |                                           |                                 |                              |                             |               |
| 5110       |                   | •                                                      | DAC samp                                                                                           |                                                  |                                             |                                         | •                                           |                                              | -                                           | Reset c                                | default.)                               |                                 |                                  |                                           |                                 |                              |                             |               |
|            |                   |                                                        | sample                                                                                             |                                                  |                                             |                                         |                                             | -                                            |                                             |                                        |                                         |                                 |                                  |                                           |                                 |                              |                             |               |
| LOSEL      | -                 | surroo<br>the SU<br>0: LIN                             | DUT Amp<br>nd DACs<br>IRR/HP_C<br>_OUT an<br>_OUT an                                               | The mai<br>UT outp<br>plifiers a                 | n purpo<br>ut ampl<br>ire drive             | ose for<br>ifiers. T<br>en by th        | this is to<br>This bit :<br>ne mixe         | o allow<br>should i<br>r outpu               | swappi<br>normall<br>ts. (Rese              | ng of t<br>y be u<br>et defa           | he fron<br>sed in t                     | t and sເ                        | ırrou                            | nd chai                                   | nnels to                        | make                         | better (                    | use of        |
| 2CMI       | -                 |                                                        | nnel MIC<br>Note tha                                                                               |                                                  |                                             |                                         |                                             |                                              |                                             |                                        |                                         |                                 | C2 in                            | puts, us                                  | ing a st                        | ereo m                       | icropho                     | one           |
| _          |                   | 1: MIC<br>MIC<br>The C                                 | 1 or MIC2<br>1 is route<br>Cchannel<br>MS bit wi<br>or (Regist                                     | d to the<br>The MS<br>I select f                 | mixer/re<br>bit will s<br>rom the           | ecord s<br>swap tl<br>MIC1/             | elector<br>he MIC1<br>MIC2 o                | 's left M<br>I/MIC2 I<br>r Centei            | IC chan<br>eft and<br>r/LFE pii             | nel, an<br>right a<br>ns as tl         | nd MIC2<br>assignm<br>he inpu           | is route<br>ients.<br>t source  | ed to<br>e for t                 | the mix                                   | ker/recc<br>rophon              | ord sele<br>e. See t         | ector's r<br>the Rec        | right<br>cord |
| SPRD       |                   | the ar<br>Note<br>Regist<br>0: No<br>1: The            | d Enable.<br>alog sect<br>hat the ja<br>er 0x72).<br>Spreading<br>SPRD sel<br>puts from            | ion by us<br>ck sense<br>J occurs,<br>ector driv | ing the<br>pins ca<br>unless a<br>ves the o | outpu<br>n also l<br>activate<br>center | t select<br>be set u<br>ed by th<br>and LFE | or contr<br>ip to co<br>ne jack s<br>E outpu | ol lines<br>ntrol (ga<br>enses a<br>ts from | for the<br>ate) th<br>nd JS1<br>the M( | e center<br>is funct<br>SPRD b<br>ONO_O | ion dep<br>it. (Rese<br>UT, the | urrou<br>bendi<br>et dei<br>HPSI | nd, anc<br>ng on t<br>fault.)<br>EL selec | l LINE_C<br>he JS1S<br>tor driv | OUT ou<br>PRD bi<br>es the S | tput ch<br>t (see<br>SURR/H | annels.       |
|            |                   | Note                                                   | hat the S<br>= 0 and                                                                               | PRD bit o                                        | verride                                     |                                         |                                             |                                              |                                             |                                        |                                         |                                 |                                  |                                           |                                 |                              |                             | ′S:           |

## Miscellaneous Control Bits (Index 0x76)

# AD1985

| DMIX[1:0] | Down-Mix Mode Select. Provides analog down-mixing of the center, LFE, and/or surround channels into the mixer channels. This allows the full content of 5.1 or quad media to be played through stereo headphones or speakers.                                                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | Note that the jack sense pins can also be set up to control (gate) this function depending on the JS0DMX and JS1DMX bits (see Register 0x72).                                                                                                                                                                                                                                |
|           | The upper bit allows forcing the down-mix function:                                                                                                                                                                                                                                                                                                                          |
|           | DMIX[1] = 0: No down-mix unless activated by the jack senses and JSxDMX bits. (Default.)                                                                                                                                                                                                                                                                                     |
|           | DMIX[1] = 1: Forces down-mix function.                                                                                                                                                                                                                                                                                                                                       |
|           | The lower bit selects the down-mix type:                                                                                                                                                                                                                                                                                                                                     |
|           | DMIX[0] = 0: Selects 6-to-4 down-mix. The center and LFE channels are summed equally into the mixer L/R channels. (Default.)                                                                                                                                                                                                                                                 |
|           | DMIX[0] = 1: Selects 6-to-2 down-mix. The surround L/R channels are summed into the mixer L/R channels. The center and LFE are summed equally into the mixer left and right channels.                                                                                                                                                                                        |
|           | Default for DMIX[1:0] is 00.                                                                                                                                                                                                                                                                                                                                                 |
| HPSEL     | Headphone Amplifier Input Select. This bit allows the headphone power amps to be driven from the surround DACs or from the mixer outputs. There are two reasons for this, one is to allow 2-channel media to use the higher power headphone amplifiers available on the SURR/HP_OUT outputs, and the other is to allow spreading of 2-channel media to the surround outputs. |
|           | Together with the LOSEL bit (see above), this bit also provides for analog swapping of the mixer (front) and surround outputs.                                                                                                                                                                                                                                               |
|           | 0: SURR_OUT/HP_OUT outputs are driven by the surround DACs. (Reset default.)                                                                                                                                                                                                                                                                                                 |
|           | 1: SURR_OUT/HP_OUT outputs are driven by the mixer outputs.                                                                                                                                                                                                                                                                                                                  |
| CLDIS     | Center and LFE Disable: Disables the center and LFE output pins, placing them into High-Z (approximately 30 k $\Omega$ impedance) mode so that the assigned output audio jacks can be shared for MIC inputs or other functions.                                                                                                                                              |
|           | 0: Center and LFE output pins have normal audio drive capability. (Reset default.)<br>1: Center and LFE output pins are placed into High-Z mode.                                                                                                                                                                                                                             |
| LODIS     | LINE_OUT Disable: Disables the LINE_OUT pins (L/R), placing them into High-Z (approximately 30 k $\Omega$ impedance) mode so that the assigned output audio jack can be shared for Line Input function.                                                                                                                                                                      |
|           | 0: LINE_OUT pins have normal audio drive capability. (Reset default.)<br>1: LINE_OUT pins are placed into High-Z mode.                                                                                                                                                                                                                                                       |
| MSPLT     | Mute Split. Allows separate mute control bits for left and right channels in master, HP, LINE_IN, CD, PCM OUT, and record volume/gain control registers.                                                                                                                                                                                                                     |
|           | 0: Both left and right channel mutes are controlled by Bit D15 in their respective registers. (Reset default.)                                                                                                                                                                                                                                                               |
|           | 1: Bit D15 affects only the left channel mute and Bit D7 affects only the right channel mute.                                                                                                                                                                                                                                                                                |
| AC97NC    | AC '97 No Compatibility Mode. Changing this bit allows the surround, center, and LFE volume control registers and output<br>attenuators to operate in a more functional mode than what's defined by the AC '97 spec. This is called ADI compatibility<br>mode.                                                                                                               |
|           | In AC '97 compatibility mode, the DAC gain/attenuators for the surround, center, and LFE are controlled by Register 0x18 (PCM volume). The output pin attenuators for the surround are controlled by Register 0x38 and the output pin attenuators for the center and LFE are controlled by Register 0x36.                                                                    |
|           | In ADI compatibility mode, the surround DAC gain/attenuators are controlled by Register 0x38 and the center/LFE DAC gain/attenuators are controlled by Register 0x36. The output pin attenuators for the surround, center, and LFE are controlled by Register 0x02 (master volume).                                                                                          |
|           | 0: AC '97 compatibility mode. (Reset default.)                                                                                                                                                                                                                                                                                                                               |
|           | 1: ADI compatibility mode.                                                                                                                                                                                                                                                                                                                                                   |
| DACZ      | DAC Zero-Fill. Determines DAC data fill under starved condition.                                                                                                                                                                                                                                                                                                             |
|           | 0: DAC data is repeated when DACs are starved for data. (Reset default.)<br>1: DAC data is zero-filled when DACs are starved for data.                                                                                                                                                                                                                                       |

### Advanced Jack Sense Register (Index 0x78)

| Reg Num | Name                   | D15 | D14 | D13 | D12 | D11 | D10 | D9 | <b>D8</b> | D7     | D6     | D5    | D4    | D3    | D2    | D1     | D0     | Default |
|---------|------------------------|-----|-----|-----|-----|-----|-----|----|-----------|--------|--------|-------|-------|-------|-------|--------|--------|---------|
| 0x78    | Advanced<br>Jack Sense | Х   |     | Х   | Х   | Х   | Х   | Х  | Х         | JS3TMR | JS2TMR | JS3MD | JS2MD | JS3ST | JS2ST | JS3INT | JS2INT | N/A     |

Note: All register bits are read/write except for JS2ST and JS3ST, which are read-only.

| JS2INT | Indicates Pin JS2 Has Generated an Interrupt. Remains set until the software services JS2 interrupt, i.e., JS2 ISR (Interrupt Service Routine) should clear this bit by writing a 0 to it.                                                                                                       |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Notes:                                                                                                                                                                                                                                                                                           |
|        | 1) Interrupts are generated by valid state changes of JS pins.                                                                                                                                                                                                                                   |
|        | 2) Interrupt to the system is actually an OR combination of this bit and JS3INT to JS0INT.                                                                                                                                                                                                       |
|        | 3) The interrupt implementation path is selected by the INTS bit (Register 0x74).                                                                                                                                                                                                                |
|        | 4) It is also possible to generate a software system interrupt by writing a 1 to this bit.                                                                                                                                                                                                       |
| JS3INT | Indicates Pin JS3 Has Generated an Interrupt. Remains set until the software services the JS3 interrupt, i.e., JS3 ISR (Interrupt Service Routine) should clear this bit by writing a 0 to it. See the JS2INT description above for additional details.                                          |
| JS2ST  | JS2 State. This bit always reports the logic state of JS2 pin.                                                                                                                                                                                                                                   |
|        | Cannot be used for MIC sensing.                                                                                                                                                                                                                                                                  |
| JS3ST  | JS3 State. This bit always reports the logic state of JS3 pin.                                                                                                                                                                                                                                   |
|        | When the voltage reference is set to 3.7 V, the behavior of this pin is inverted to allow for MIC sensing. In this mode, an inserted jack causes the pin to go low. All other voltage reference levels enable this pin to be used as a standard sense pin. Only JS3 can be used for MIC sensing. |
| JS2MD  | JS2 Mode. This bit selects the operation mode for the JS2 pin.                                                                                                                                                                                                                                   |
|        | 0: Jack Sense Mode. (Reset default.)<br>1: Interrupt Mode.                                                                                                                                                                                                                                       |
| JS3MD  | JS3 Mode. This bit selects the operation mode for the JS3 pin.<br>0: Jack Sense Mode. (Reset default.)<br>1: Interrupt Mode.                                                                                                                                                                     |
| JS2TMR | JS2 Timer Enable. If this bit is set to a 1, JS2 must be high for greater than 298 ms to be recognized.                                                                                                                                                                                          |
| JS3TMR | JS3 Timer Enable. If this bit is set to a 1, JS3 must be asserted (see JS3ST) for greater than 298 ms to be recognized.                                                                                                                                                                          |
| Х      | Reserved. Do not write.                                                                                                                                                                                                                                                                          |

### Vendor ID Registers (Index 0x7C to 0x7E)

| Reg Num       | Name   | D15   | D14     | D13   | D12   | D11   | D10   | D9    | D8    | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0    | Default |
|---------------|--------|-------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------|
|               | Vendor | VIDF7 | VIDF6   | VIDF5 | VIDF4 | VIDF3 | VIDF2 | VIDF1 | VIDF0 | VIDS7 | VIDS6 | VIDS5 | VIDS4 | VIDS3 | VIDS2 | VIDS1 | VIDS0 | 0x4144  |
| VIDS[7:0]: Tł | ID1    |       | oncodor | to A  |       |       |       |       |       |       |       |       |       |       |       |       |       |         |

VIDF[7:0]: This register is ASCII encoded to D.

| Reg<br>Num | Name          | D15   | D14   | D13   | D12   | D11   | D10   | D9    | D8    | D7      | D6      | D5      | D4      | D3      | D2      | D1      | D0      | Default |
|------------|---------------|-------|-------|-------|-------|-------|-------|-------|-------|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| 0x7E       | Vendor<br>ID2 | VIDT7 | VIDT6 | VIDT5 | VIDT4 | VIDT3 | VIDT2 | VIDT1 | VIDT0 | VIDREV7 | VIDREV6 | VIDREV5 | VIDREV4 | VIDREV3 | VIDREV2 | VIDREV1 | VIDREV0 | 0x5375  |

VIDT[7:0]: This register is ASCII encoded to S. VIDREV[7:0]: This register is set to 0x75, identifying the AD1985.

#### Codec Class/Revision Register (Index 0x60, Page 01)

| Reg Num         | Name                | D15 | D14 | D13 | D12 | D11 | D10 | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Default |
|-----------------|---------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------|
| 0x60            | Codec Class/Rev     | Х   | Х   | Х   | CL4 | CL3 | CL2 | CL1 | CL0 | RV7 | RV6 | RV5 | RV4 | RV3 | RV2 | RV1 | RV0 | N/A     |
| New register ac | ded for AC '97 2.3. |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |     |         |

| RV[7:0] | Revision ID. (Read-only.)                                                                                                      |
|---------|--------------------------------------------------------------------------------------------------------------------------------|
|         | The initial production version of the AD1985 reports three. This will increment with each stepping/revision of the codec chip. |
| CL[4:0] | Codec Compatibility Class. (Read-only.) The AD1985 will return 0x00 from these bits.                                           |
| Х       | Reserved.                                                                                                                      |

#### PCI Subsystem Vendor ID Register (Index 0x62, Page 01)

| Reg Num        | Name          | D15     | D14   | D13   | D12   | D11   | D10   | D9   | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1       | D0   | Default |
|----------------|---------------|---------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|----------|------|---------|
| 0x62           | PCI SVID      | PVI15   | PVI14 | PVI13 | PVI12 | PVI11 | PVI10 | PVI9 | PVI8 | PVI7 | PVI6 | PVI5 | PVI4 | PVI3 | PVI2 | PVI1     | PVI0 | N/A     |
| New register a | dded for AC ' | 97 2.3. |       |       |       |       |       |      |      |      |      | •    | •    | ·    |      | <u> </u> |      | •       |

PVI[15:0]PCI Subsystem Vendor ID. (Read/write.)This field provides the PCI subsystem vendor ID of the audio or modem subassembly vendor (i.e., CNR manufacturer,<br/>motherboard vendor). This is *not* the codec vendor PCI vendor ID, nor the AC '97 controller PCI vendor ID. If data is not<br/>written by BIOS or other applications, it will return 0xFFFF.

#### PCI Subsystem Device ID Register (Index 0x64, Page 01)

| 0x64 PCI SID P115 P114 P113 P112 P111 P110 P19 P18 P17 P16 P15 P14 P13 P12 P11 P10 N/A | Reg Num | Name    | D15  | D14  | D13  | D12  | D11  | D10  | D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Default |
|----------------------------------------------------------------------------------------|---------|---------|------|------|------|------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|---------|
|                                                                                        | 0x64    | PCI SID | PI15 | PI14 | PI13 | PI12 | PI11 | PI10 | PI9 | PI8 | PI7 | PI6 | PI5 | PI4 | PI3 | PI2 | PI1 | PI0 | N/A     |

New register added for AC '97 2.3.

| PI[15:0] | PCI Vendor ID. (Read/write.)                                                                                                                                                                                                                                                                                                                                                               |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | This field provides the PCI subsystem ID of the audio or modem subassembly (i.e., CNR model, motherboard SKU). This is <i>not</i> the codec vendor PCI ID, nor the AC '97 controller PCI ID. Information in this field must be available for AC '97 controller reads when codec ready is asserted in AC link. If data is not written by BIOS or other applications, it will return 0xFFFF. |

### Function Select Register (Index 0x66, Page 01)

| Reg Num        | Name                 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4  | D3  | D2  | D1  | D0  | Default |
|----------------|----------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|-----|-----|-----|-----|-----|---------|
| 0x66           | Function Select      | Х   | Х   | Х   | Х   | Х   | Х   | Х  | Х  | Х  | Х  | Х  | FC3 | FC2 | FC1 | FC0 | T/R | 0x0000  |
| New register a | dded for AC '97 2.3. |     |     |     |     |     |     |    |    |    |    |    |     |     |     |     |     |         |

| FC[3:0] | Function Code Bits. (Default 0.) These bits specify the type of audio function described by this page.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 0x00: DAC 1 (Master Out). Maps to line out L/R, codec Pins 35 and 36.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         | 0x01: DAC 2 (AUX Out). Maps to surround/HP out L/R, codec Pins 39 and 41.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|         | 0x02: DAC 3 (Center/LFE). Maps to center/LFE, codec Pins 31 and 32.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|         | 0x03: S/P-DIF Out.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | 0x04: Phone In.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         | 0x05: Mic 1 (Mic Select = 0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         | 0x06: Mic 2 (Mic Select = 1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         | 0x07: Line In.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         | 0x08: CD In.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         | 0x09: Video In.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|         | 0x0A: Aux In.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         | 0x0B: Mono Out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         | 0x0C to 0x0F: Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         | These bits are read/write and represent current AC '97 2.3 defined I/O capabilities. Software will program the corresponding I/O number in this field together with the tip/ring selector bit T/R. Once software programs the value and properly reads it back to confirm selection and implementation, it will access the rest of the bit fields in the descriptor. A read-only value of 0 in this register, along with a read-only value of 0 in the IV (Register 0x68 page 01) bit, indicates the codec does not support the information and I/O register. |
| T/R     | Tip or Ring Selection Bit. (Default is 0.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|         | This bit sets which jack conductor the sense value is measured from. Software will program the corresponding ring/tip selector bit together with the I/O number in Bits FC[3:0]. Once software programs the value and properly reads it back to confirm selection and implementation, it will access the rest of the bit fields in the descriptor.                                                                                                                                                                                                            |
|         | 0: Tip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|         | 1: Ring                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         | Mono inputs and outputs report the relevant function and sense information when T/R is set to 0 (tip).                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| Reg Num      | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | D15                                          | D14                            | D13               | D12               | D11                | D10               | D9               | D8                 | D7               | D6             | D5                | D4                | D3             | D2             | D1 D                 | 0 0   | Default     |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------|-------------------|-------------------|--------------------|-------------------|------------------|--------------------|------------------|----------------|-------------------|-------------------|----------------|----------------|----------------------|-------|-------------|
| 0x68         | Function Information                                                                                                                                                                                                                                                                                                                                                                                                                                                              | on G4                                        | G3                             | G21               | G1                | G0                 | INV               | DL4              | DL3                | DL2              | DL1            | DL0               | IV                | Х              | Х              | X F                  | Ρľ    | N/A         |
|              | added for AC '97 2.3.                                                                                                                                                                                                                                                                                                                                                                                                                                                             | alid unlass a fu                             | action is                      | first on a        | cified in         | Denist             | ar 0.466          |                  | 1                  |                  |                |                   |                   |                |                | II                   |       |             |
| Data read Da | ck from this register is inv                                                                                                                                                                                                                                                                                                                                                                                                                                                      | and unless a fu                              | ICCION IS                      | nist spe          | cined in          | i Regist           | er uxoo           | , page t         | JI.                |                  |                |                   |                   |                |                |                      |       |             |
| <u> </u>     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ··                                           |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
| G[4:0]       | Gain Bits. (Read/write.)<br>The codec updates these bits with the gain value (dB relative to level out) in 1.5 dBV increments, not including the volume                                                                                                                                                                                                                                                                                                                           |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | control gains. For<br>reflected here. Wh<br>external logic that<br>attenuation—esse                                                                                                                                                                                                                                                                                                                                                                                               | example, if t<br>en relevant,<br>it knows ab | ne volu<br>the BIC<br>out. G[3 | me ga<br>)S furtl | in is 0<br>her up | dB, the<br>dates t | en the<br>these l | outpu<br>bits to | it pin :<br>take i | should<br>nto co | l be (<br>nsid | 0 dB le<br>eratio | evel. A<br>n exte | Any d<br>ernal | liffere<br>amp | nce is t<br>ifiers o | he of | gain<br>her |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ain or Attenu                                |                                | dB Rel            | ative t           | o Leve             | l Out)            |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 0 0000 0 dBV                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 0 0001 1.5 dBV                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 0 1111 24 dBV                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 1 0001 -1.5 dBV                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 1 1111 –24 dBV                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
| INV          | Inversion Bit. (Read/write.) Indicates that the codec presents a 180° phase shift to the signal.                                                                                                                                                                                                                                                                                                                                                                                  |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 0: No inversion reported.                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 1: Inverted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
| DL[4:0]      | Buffer Delays (read/write) The default value is the delay internal to the codec. The BIOS may add to this value the known delays external to the codec, such as for an external amplifier, logic, etc.                                                                                                                                                                                                                                                                            |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | The codec provides a number representing a delay measurement for the input and output channels. Software will use this value to accurately calculate the audio stream position with respect to what has been reproduced or recorded. These values are in 20.83 µs (1/48000 second) units.                                                                                                                                                                                         |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | For output channels, this timing is from the end of the AC link frame in which the sample is provided, until the time the analog signal appears at the output pin. For input streams, this is from when the analog signal is presented at the pin until the representative sample is provided on the AC link. Analog-to-analog paths are not considered in this measurement. The measurement is a typical measurement, at a 48 kHz sample rate, with minimal in-codec processing. |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 0x00: Information not provided.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 0x01 to 0x1E: Buffer delay in 20.83 μs units.                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
| n /          | 0x1F: Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                              | 1 .1                           |                   |                   |                    |                   |                  |                    |                  |                | 1                 |                   |                | <u> </u>       |                      |       |             |
| IV           | Information Valid Bit. Indicates whether a sensing method is provided by the codec and if information field is valid. This field is updated by the codec.                                                                                                                                                                                                                                                                                                                         |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 0: (A) After codec<br>(B) After a sense                                                                                                                                                                                                                                                                                                                                                                                                                                           | e cycle is con                               | pleted                         | , indica          | ates th           | at no i            | nform             | ation            | is prov            | vided            | on th          | ne sen            | sing r            | neth           | od.            |                      |       | -           |
|              | <ol> <li>(A) After codec reset de-assertion, it indicates the codec provides sensing logic for this I/O and this bit is <i>read/write</i>.</li> <li>(B) After clearing this bit by writing 1, when a sense cycle is completed, indicates that there is valid information in the remaining descriptor bits. Writing 0 to this bit has no effect.</li> </ol>                                                                                                                        |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
| FIP          | Function Informat                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |
|              | 1: The G[4:0], INV, capable.                                                                                                                                                                                                                                                                                                                                                                                                                                                      | and DL[4:0] (                                | in Regi                        | ster 0x           | 68) bit           | s and              | the ST            | [2:0] (i         | n Reg              | ister 0          | x6A)           | bits a            | re su             | opor           | ted ai         | nd are i             | ead   | l/write     |
|              | 0: The G[4:0], INV, DL[4:0], and ST[2:0] bits are not supported and are read-only with a value of 0.                                                                                                                                                                                                                                                                                                                                                                              |                                              |                                |                   |                   |                    |                   |                  |                    |                  |                |                   |                   |                |                |                      |       |             |

### Sense Register (Index 0x6A, Page 01)

| Reg Num            | Name            | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  | Default |
|--------------------|-----------------|-----|-----|-----|-----|-----|-----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|---------|
| 0x6A               | Sense Register  | ST2 | ST1 | ST0 | S4  | S3  | S2  | S1 | S0 | OR1 | OR0 | SR5 | SR4 | SR3 | SR2 | SR1 | SR0 | N/A     |
| New register added | for AC '97 2.3. |     |     |     |     |     |     |    |    |     |     |     |     |     |     |     |     |         |

| ST[2:0] | Connector/Jack Location Bits. (Read/write.) This field describes the location of the jack in the system. This field is updated by the BIOS.                                                                                                          |  |  |  |  |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|--|
|         | 0x0: Rear I/O Panel.                                                                                                                                                                                                                                 |  |  |  |  |  |  |  |  |  |  |
|         | 0x1: Front Panel.                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |
|         | 0x2: Motherboard.                                                                                                                                                                                                                                    |  |  |  |  |  |  |  |  |  |  |
|         | 0x3: Dock/External.<br>0x4 to 0x6: Reserved.                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |
|         |                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |
|         | 0x7: No Connection/Unused I/O.                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |
| [4:0]   | Sensed Bits Relate to the I/O Being Sensed as Input or Output. (Read-only.)                                                                                                                                                                          |  |  |  |  |  |  |  |  |  |  |
|         | Sensed Bits (When Output Sense Cycle Initiated).                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |
|         | This field allows for the reporting of the type of <i>output</i> peripheral/device plugged in the jack. Values specified below should be interrogated with the SR[5:0] and OR[1:0] for accurate reporting.                                           |  |  |  |  |  |  |  |  |  |  |
|         | 0x00: Data Not Valid. Indicates that the reported value(s) is invalid.                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |
|         | 0x01: No Connection. Indicates that there are no connected devices. Default.                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |
|         | 0x02: Fingerprint. Indicates a specific fingerprint value for devices that are not specified or are unknown.                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |
|         | 0x03: Speakers (8 Ω).                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |
|         | 0x04: Speakers (4 Ω).                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |
|         | 0x05: Powered Speakers.                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |
|         | 0x06: Stereo Headphone.                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |
|         | 0x07: SPDIF Out (Electrical).                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |
|         | 0x08: SPDIF Out (TOS).                                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |
|         | 0x09: Mono Headset. (Mono speaker left channel and MIC. Read Functions 5 and 6 for matching microphone.) (Not supported.)<br>0x0A: Other. Allows a vendor to report sensing other type of devices/peripherals. SR[5:0] together with OR[1:0] provide |  |  |  |  |  |  |  |  |  |  |
|         | information regarding the type of device sensed.                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |
|         | 0x0B to 0x0E: Reserved.                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |
|         | 0x0F: Unknown (Use Fingerprint).                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |
|         | Sensed Bits (When Input Sense Cycle Initiated)                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |  |
|         | This field allows for the reporting of the type of <i>input</i> peripheral/device plugged in the jack. Values specified below should be interrogated with the SR[5:0] and OR[1:0] bits for accurate reporting.                                       |  |  |  |  |  |  |  |  |  |  |
|         | 0x10: Data Not Valid. Indicates that the reported value(s) is invalid.                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |  |
|         | 0x11: No Connection. Indicates that there are no connected devices. Default.                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |
|         | 0x12: Fingerprint. Indicates a specific fingerprint value for devices that are not specified.                                                                                                                                                        |  |  |  |  |  |  |  |  |  |  |
|         | 0x13: Microphone (Mono).                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |
|         | 0x14: Stereo Microphone.                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |  |
|         | 0x15: Stereo Line In (CE Device Attached).                                                                                                                                                                                                           |  |  |  |  |  |  |  |  |  |  |
|         | 0x16: Mono Line In (CE Device Attached) .                                                                                                                                                                                                            |  |  |  |  |  |  |  |  |  |  |
|         | 0x17: SPDIF In (Electrical).                                                                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |  |
|         | 0x18: SPDIF In (TOS).                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |  |
|         | 0x19: Headset. (Mono speaker left channel and MIC. Read Functions 0 to 3 for matching DAC out.)                                                                                                                                                      |  |  |  |  |  |  |  |  |  |  |
|         | 0x1A: Other. Allows a vendor to report sensing other types of devices/peripherals. SR[5:0] together with OR[1:0] provide information regarding the type of device sensed.                                                                            |  |  |  |  |  |  |  |  |  |  |
|         | 0x1B to 0x1E: Reserved.                                                                                                                                                                                                                              |  |  |  |  |  |  |  |  |  |  |
|         | 0x1F: Unknown (Use Fingerprint).                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |  |

# AD1985

| OR[1:0] | Order Bits. These bits indicate the order of magnitude that the sense result Bits SR[5:0] are using. Default is 0x0.                                      |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 00: 10 <sup>0</sup>                                                                                                                                       |
|         | 01:10'                                                                                                                                                    |
|         | 10: 10 <sup>2</sup>                                                                                                                                       |
|         | 11: 10 <sup>3</sup>                                                                                                                                       |
|         | For example, SR = 1, OR = 11; if measuring resistance, result is 1 k $\Omega$ .                                                                           |
| SR[5:0] | Sense Result Bits. (Read-only, default 0.) These bits are used to report a vendor specific fingerprint or value. (Resistance, impedance, reactance, etc.) |

#### **Codec ID and Clock Selection**

| XTL_IN    | ID1 | ID0 | CODEC ID          | CODEC CLOCKING SOURCE                               |
|-----------|-----|-----|-------------------|-----------------------------------------------------|
| GND       | 0   | 0   | Secondary, ID = 3 | 12.288 MHz (BIT_CLK from Primary Codec)             |
| GND       | 0   | 1   | Secondary, ID = 2 | 12.288 MHz (BIT_CLK from Primary Codec)             |
| GND       | 1   | 0   | Secondary, ID = 1 | 12.288 MHz (BIT_CLK from Primary Codec)             |
| XTAL      | 1   | 1   | Primary, ID = 0   | 24.576 MHz (Local XTAL or External CLK into XTL_IN) |
| CLK Input | 0   | 0   | Primary, ID = 0   | 14.31818 MHZ (External into XTL_IN)                 |
| CLK Input | 0   | 1   | Primary, ID = 0   | 48.000 MHZ (External into XTL_IN)                   |
| CLK Input | 1   | Х   | Reserved          | Reserved                                            |

Note that internally, the  $\overline{\text{ID}}$  pins have weak pull-ups and are inverted. Note also that the clock detection is done per AC '97 Rev. 2.3 specification.

# **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-026BBC

Figure 12. 48-Lead Low Profile Quad Flat Package [LQFP] (ST-48) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model                        | Temperature Range | Package Description | Package Option |
|------------------------------|-------------------|---------------------|----------------|
| AD1985JST                    | 0°C to +70°C      | 48-Lead LQFP        | ST-48          |
| AD1985JST-REEL               | 0°C to +70°C      | 48-Lead LQFP        | ST-48          |
| AD1985JSTZ <sup>1</sup>      | 0°C to +70°C      | 48-Lead LQFP        | ST-48          |
| AD1985JSTZ-REEL <sup>1</sup> | 0°C to +70°C      | 48-Lead LQFP        | ST-48          |

 $^{1}$  Z = Pb-free part.

# AD1985

# NOTES



www.analog.com

© 2004 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C03610–0–3/04(A)

Rev. A | Page 48 of 48