# 1K/2K/4K 1.8V Microwire Serial EEPROM #### Features: - Single supply with programming operation down to 1.8V - Low-power CMOS technology: - 70 μA typical active read current at 1.8V - 2 μA typical standby current at 1.8V - ORG pin selectable memory configuration: - 128 x 8- or 64 x 16-bit organization (93AA46) - 256 x 8- or 128 x 16-bit organization (93AA56) - 512 x 8 or 256 x 16-bit organization (93AA66) - Self-timed erase and write cycles (including auto-erase) - · Automatic ERAL before WRAL - · Power on/off data protection circuitry - · Industry standard 3-wire serial I/O - Device status signal during erase/write cycles - Sequential read function - 1,000,000 E/W cycles ensured - Data retention > 200 years - 8-pin PDIP/SOIC (SOIC in JEDEC and EIAJ standards) - Temperature ranges supported: - Commercial (C): 0°C to +70°C - Industrial (I): -40°C to +85°C # **Description:** The Microchip Technology Inc. 93AA46/56/66 are 1K, 2K and 4K low voltage serial Electrically Erasable PROMs. The device memory is configured as x8 or x16 bits depending on the ORG pin setup. Advanced CMOS technology makes these devices ideal for low power nonvolatile memory applications. The 93AA Series is available in standard 8-pin PDIP and surface mount SOIC packages. The rotated pin-out 93AA46X/56X/66X are offered in the "SN" package only. # Package Types ### **Block Diagram** # 1.0 ELECTRICAL CHARACTERISTICS # Absolute Maximum Ratings(†) | Vcc | 7.0V | |---------------------------------------------|-------------------| | All inputs and outputs w.r.t. Vss | 0.6V to Vcc +1.0V | | Storage temperature | 65°C to +150°C | | Ambient temperature with power applied | 40°C to +125°C | | Soldering temperature of leads (10 seconds) | +300°C | | ESD protection on all pins | 4 kV | † NOTICE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. TABLE 1-1: DC AND AC ELECTRICAL CHARACTERISTICS Vcc = +1.8V to +5.5V Commercial (C): TA = 0°C to +70°C Industrial (I): TA = -40°C to +85°C | Parameter | Symbol | Min | Тур | Max | Units | Conditions | |--------------------------------------|-----------|---------|---------|-----------|----------------|-------------------------------------------------------------------------------------------------------------| | High-level input voltage | VIH1 | 2.0 | _ | Vcc+1 | V | Vcc ≥ 2.7V | | | VIH2 | 0.7 Vcc | _ | Vcc+1 | V | Vcc < 2.7V | | Low-level input voltage | Vı∟1 | -0.3 | _ | 0.8 | V | Vcc ≥ 2.7V | | | VIL2 | -0.3 | _ | 0.2 Vcc | V | Vcc < 2.7V | | Low-level output voltage | Vol1 | _ | _ | 0.4 | V | IOL = 2.1 mA; VCC = 4.5V | | | Vol2 | _ | _ | 0.2 | V | IOL = 100μA; VCC = 1.8V | | High-level output voltage | Voн1 | 2.4 | _ | _ | V | IOH = -400 $\mu$ A; VCC = 4.5V | | | VoH2 | Vcc-0.2 | _ | _ | V | IOH = -100 $\mu$ A; VCC = 1.8V | | Input leakage current | llı | -10 | _ | 10 | μΑ | VIN = 0.1V to VCC | | Output leakage current | ILO | -10 | _ | 10 | μΑ | Vout = 0.1V to Vcc | | Pin capacitance (all inputs/outputs) | Cin, Cout | _ | _ | 7 | pF | VIN/VOUT = 0V (Note 1 & 2)<br>TA = +25°C, FCLK = 1 MHz | | Operating current | Icc write | _ | _ | 3 | mA | FCLK = 2 MHz; VCC=5.5V (Note 2) | | | ICC read | _ | —<br>70 | 1<br>500 | mA<br>μΑ<br>μΑ | FCLK = 2 MHz; VCC = 5.5V<br>FCLK = 1 MHz; VCC = 3.0V<br>FCLK = 1 MHz; VCC = 1.8V | | Standby current | Iccs | | 2 | 100<br>30 | μΑ<br>μΑ<br>μΑ | CLK = CS = 0V; Vcc = 5.5V<br>CLK = CS = 0V; Vcc = 3.0V<br>CLK = CS = 0V; Vcc = 1.8V<br>ORG, DI = Vss or Vcc | | Clock frequency | FCLK | | | 2<br>1 | MHz<br>MHz | VCC ≥ 4.5V<br>VCC < 4.5V | | Clock high time | Тскн | 250 | | | ns | | | Clock low time | TCKL | 250 | | | ns | | | Chip select setup time | Tcss | 50 | | | ns | Relative to CLK | | Chip select hold time | Тсѕн | 0 | | | ns | Relative to CLK | | Chip select low time | TCSL | 250 | | | ns | | | Data input setup time | TDIS | 100 | | | ns | Relative to CLK | | Data input hold time | TDIH | 100 | | | ns | Relative to CLK | | Data output delay time | TPD | | | 400 | ns | CL = 100 pF | | Data output disable time | Tcz | | | 100 | ns | CL = 100 pF (Note 2) | | Status valid time | Tsv | | | 500 | ns | CL = 100 pF | | Program cycle time | Twc | | 4 | 10 | ms | Erase/Write mode | | | TEC | | 8 | 15 | ms | ERAL mode (Vcc = 5V ± 10%) | | | TwL | | 16 | 30 | ms | WRAL mode (Vcc = 5V ± 10%) | | Endurance | _ | 1M | _ | 1M | _ | 25°C, Vcc = 5.0V, Block mode (Note 3) | **Note 1:** This parameter is tested at $TA = 25^{\circ}C$ and FCLK = 1 MHz. <sup>2:</sup> This parameter is periodically sampled and not 100% tested. **<sup>3:</sup>** This parameter is not tested but ensured by characterization. For endurance estimates in a specific application, please consult the Total Endurance™ Model which can be obtained from Microchip's web site. TABLE 1-2: INSTRUCTION SET FOR 93AA46: ORG = 1 (X 16 ORGANIZATION) | Instruction | SB | Opcode | Address | Data In | Data Out | Req. CLK<br>Cycles | |-------------|----|--------|-------------------|----------|-----------|--------------------| | READ | 1 | 10 | A5 A4 A3 A2 A1 A0 | _ | D15 - D0 | 25 | | EWEN | 1 | 00 | 1 1 X X X X | _ | High-Z | 9 | | ERASE | 1 | 11 | A5 A4 A3 A2 A1 A0 | _ | (RDY/BSY) | 9 | | ERAL | 1 | 00 | 1 0 X X X X | _ | (RDY/BSY) | 9 | | WRITE | 1 | 01 | A5 A4 A3 A2 A1 A0 | D15 - D0 | (RDY/BSY) | 25 | | WRAL | 1 | 00 | 0 1 X X X X | D15 - D0 | (RDY/BSY) | 25 | | EWDS | 1 | 00 | 0 0 X X X X | _ | High-Z | 9 | # TABLE 1-3: INSTRUCTION SET FOR 93AA46: ORG = 0 (X 8 ORGANIZATION) | Instruction | SB | Opcode | Address | Data In | Data Out | Req. CLK<br>Cycles | |-------------|----|--------|----------------------|---------|-----------|--------------------| | READ | 1 | 10 | A6 A5 A4 A3 A2 A1 A0 | _ | D7 - D0 | 18 | | EWEN | 1 | 00 | 1 1 X X X X X | _ | High-Z | 10 | | ERASE | 1 | 11 | A6 A5 A4 A3 A2 A1 A0 | _ | (RDY/BSY) | 10 | | ERAL | 1 | 00 | 1 0 X X X X X | _ | (RDY/BSY) | 10 | | WRITE | 1 | 01 | A6 A5 A4 A3 A2 A1 A0 | D7 - D0 | (RDY/BSY) | 18 | | WRAL | 1 | 00 | 0 1 X X X X X | D7 - D0 | (RDY/BSY) | 18 | | EWDS | 1 | 00 | 0 0 X X X X X | _ | High-Z | 10 | TABLE 1-4: INSTRUCTION SET FOR 93AA56: ORG = 1 (X 16 ORGANIZATION) | | | | | . ` | | | |-------------|----|--------|------------------------|----------|-----------|--------------------| | Instruction | SB | Opcode | Address | Data In | Data Out | Req. CLK<br>Cycles | | READ | 1 | 10 | X A6 A5 A4 A3 A2 A1 A0 | _ | D15 - D0 | 27 | | EWEN | 1 | 00 | 1 1 X X X X X X | _ | High-Z | 11 | | ERASE | 1 | 11 | X A6 A5 A4 A3 A2 A1 A0 | _ | (RDY/BSY) | 11 | | ERAL | 1 | 00 | 1 0 X X X X X X | _ | (RDY/BSY) | 11 | | WRITE | 1 | 01 | X A6 A5 A4 A3 A2 A1 A0 | D15 - D0 | (RDY/BSY) | 27 | | WRAL | 1 | 00 | 0 1 X X X X X X | D15 - D0 | (RDY/BSY) | 27 | | EWDS | 1 | 00 | 0 0 X X X X X X | _ | High-Z | 11 | TABLE 1-5: INSTRUCTION SET FOR 93AA56: ORG = 0 (X 8 ORGANIZATION) | Instruction | SB | Opcode | Address | Data In | Data Out | Req. CLK<br>Cycles | |-------------|----|--------|---------------------------|---------|-----------|--------------------| | READ | 1 | 10 | X A7 A6 A5 A4 A3 A2 A1 A0 | _ | D7 - D0 | 20 | | EWEN | 1 | 00 | 1 1 X X X X X X X | 1 | High-Z | 12 | | ERASE | 1 | 11 | X A7 A6 A5 A4 A3 A2 A1 A0 | _ | (RDY/BSY) | 12 | | ERAL | 1 | 00 | 1 0 X X X X X X X | _ | (RDY/BSY) | 12 | | WRITE | 1 | 01 | X A7 A6 A5 A4 A3 A2 A1 A0 | D7 - D0 | (RDY/BSY) | 20 | | WRAL | 1 | 00 | 0 1 X X X X X X X | D7 - D0 | (RDY/BSY) | 20 | | EWDS | 1 | 00 | 0 0 X X X X X X X | _ | High-Z | 12 | TABLE 1-6: INSTRUCTION SET FOR 93AA66: ORG = 1 (X 16 ORGANIZATION) | | | | | | , | | | | |-------------|----|--------|-------------------------|----------|-----------|--------------------|--|--| | Instruction | SB | Opcode | Address | Data In | Data Out | Req. CLK<br>Cycles | | | | READ | 1 | 10 | A7 A6 A5 A4 A3 A2 A1 A0 | _ | D15 - D0 | 27 | | | | EWEN | 1 | 00 | 1 1 X X X X X X | _ | High-Z | 11 | | | | ERASE | 1 | 11 | A7 A6 A5 A4 A3 A2 A1 A0 | _ | (RDY/BSY) | 11 | | | | ERAL | 1 | 00 | 1 0 X X X X X X | _ | (RDY/BSY) | 11 | | | | WRITE | 1 | 01 | A7 A6 A5 A4 A3 A2 A1 A0 | D15 - D0 | (RDY/BSY) | 27 | | | | WRAL | 1 | 00 | 0 1 X X X X X X | D15 - D0 | (RDY/BSY) | 27 | | | | EWDS | 1 | 00 | 0 0 X X X X X X | _ | High-Z | 11 | | | TABLE 1-7: INSTRUCTION SET FOR 93AA66: ORG = 0 (X 8 ORGANIZATION) | Instruction | SB | Opcode | Address | Data In | Data Out | Req. CLK<br>Cycles | |-------------|----|--------|----------------------------|---------|-----------|--------------------| | READ | 1 | 10 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | _ | D7 - D0 | 20 | | EWEN | 1 | 00 | 1 1 X X X X X X X | _ | High-Z | 12 | | ERASE | 1 | 11 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | _ | (RDY/BSY) | 12 | | ERAL | 1 | 00 | 1 0 X X X X X X X | _ | (RDY/BSY) | 12 | | WRITE | 1 | 01 | A8 A7 A6 A5 A4 A3 A2 A1 A0 | D7 - D0 | (RDY/BSY) | 20 | | WRAL | 1 | 00 | 0 1 X X X X X X X | D7 - D0 | (RDY/BSY) | 20 | | EWDS | 1 | 00 | 0 0 X X X X X X X | _ | High-Z | 12 | ### 2.0 FUNCTIONAL DESCRIPTION When the ORG pin is connected to VCC, the (x16) organization is selected. When it is connected to ground, the (x8) organization is selected. Instructions, addresses and write data are clocked into the DI pin on the rising edge of the clock (CLK). The DO pin is normally held in a high-Z state except when reading data from the device, or when checking the Ready/Busy status during a programming operation. The Ready/Busy status can be verified during an erase/write operation by polling the DO pin; DO low indicates that programming is still in progress, while DO high indicates the device is ready. The DO will enter the high-Z state on the falling edge of the CS. #### 2.1 Start Condition The Start bit is detected by the device if CS and DI are both high with respect to the positive edge of CLK for the first time. Before a Start condition is detected, CS, CLK and DI may change in any combination (except to that of a Start condition), without resulting in any device operation (read, write, erase, EWEN, EWDS, ERAL, and WRAL). As soon as CS is high, the device is no longer in the Standby mode. An instruction following a Start condition will only be executed if the required amount of opcode, address and data bits for any particular instruction is clocked in. After execution of an instruction (i.e., clock in or out of the last required address or data bit) CLK and DI become "don't care" bits until a new Start condition is detected. #### 2.2 DI/DO It is possible to connect the Data In and Data Out pins together. However, with this configuration it is possible for a "bus conflict" to occur during the "dummy zero" that precedes the read operation, if A0 is a logic high level. Under such a condition the voltage level seen at Data Out is undefined and will depend upon the relative impedances of Data Out and the signal source driving A0. The higher the current sourcing capability of A0, the higher the voltage at the Data Out pin. #### 2.3 Data Protection During power-up, all programming modes of operation are inhibited until VCC has reached a level greater than 1.4V. During power-down, the source data protection circuitry acts to inhibit all programming modes when VCC has fallen below 1.4V at nominal conditions. The EWEN and EWDS commands give additional protection against accidentally programming during normal operation. After power-up, the device is automatically in the EWDS mode. Therefore, an EWEN instruction must be performed before any ERASE or WRITE instruction can be executed. #### 2.4 Read The READ instruction outputs the serial data of the addressed memory location on the DO pin. A dummy zero bit precedes the 16-bit (x16 organization) or 8 bit (x8 organization) output string. The output data bits will toggle on the rising edge of the CLK and are stable after the specified time delay (TPD). Sequential read is possible when CS is held high. The memory data will automatically cycle to the next register and output sequentially. # 2.5 Erase/Write Enable and Disable (EWEN, EWDS) The 93AA46/56/66 power up in the Erase/Write Disable (EWDS) state. All programming modes must be preceded by an Erase/Write Enable (EWEN) instruction. Once the EWEN instruction is executed, programming remains enabled until an EWDS instruction is executed or VCC is removed from the device. To protect against accidental data disturb, the EWDS instruction can be used to disable all erase/write functions and should follow all programming operations. Execution of a READ instruction is independent of both the EWEN and EWDS instructions. #### 2.6 Erase The ERASE instruction forces all data bits of the specified address to the logical "1" state. CS is brought low following the loading of the last address bit. This falling edge of the CS pin initiates the self-timed programming cycle. The DO pin indicates the Ready/Busy status of the device if CS is brought high after a minimum of 250 ns low (TCSL). DO at logical "0" indicates that programming is still in progress. DO at logical "1" indicates that the register at the specified address has been erased and the device is ready for another instruction. The erase cycle takes 4 ms per word typical. #### 2.7 Write The WRITE instruction is followed by 16 bits (or by 8 bits) of data which are written into the specified address. After the last data bit is put on the DI pin, CS must be brought low before the next rising edge of the CLK clock. This falling edge of CS initiates the self-timed auto-erase and programming cycle. The DO pin indicates the Ready/Busy status of the device if CS is brought high after a minimum of 250 ns low (TcsL) and before the entire write cycle is complete. DO at logical "0" indicates that programming is still in progress. DO at logical "1" indicates that the register at the specified address has been written with the data specified and the device is ready for another instruction. The write cycle takes 4 ms per word typical. # 2.8 Erase All (ERAL) The ERAL instruction will erase the entire memory array to the logical "1" state. The ERAL cycle is identical to the erase cycle except for the different opcode. The ERAL cycle is completely self-timed and commences at the falling edge of the CS. Clocking of the CLK pin is not necessary after the device has entered the Self Clocking mode. The ERAL instruction is ensured at 5V $\pm\,10\%$ . The DO pin indicates the Ready/Busy status of the device if CS is brought high after a minimum of 250 ns low (TcsL) and before the entire write cycle is complete. The ERAL cycle takes (8 ms typical). ### 2.9 Write All (WRAL) The WRAL instruction will write the entire memory array with the data specified in the command. The WRAL cycle is completely self-timed and commences at the falling edge of the CS. Clocking of the CLK pin is not necessary after the device has entered the Self Clocking mode. The WRAL command does include an automatic ERAL cycle for the device. Therefore, the WRAL instruction does not require an ERAL instruction but the chip must be in the EWEN status. The WRAL instruction is ensured at $5V\pm10\%$ . The DO pin indicates the Ready/Busy status of the device if CS is brought high after a minimum of 250 ns low (Tcsl.). The WRAL cycle takes 16 ms typical. # FIGURE 2-2: READ TIMING # FIGURE 2-3: EWEN TIMING # FIGURE 2-4: EWDS TIMING # FIGURE 2-5: WRITE TIMING # FIGURE 2-6: WRAL TIMING # FIGURE 2-7: ERASE TIMING #### 3.0 PIN DESCRIPTION TABLE 3-1: PIN FUNCTION TABLE | Name | Function | | | | |------|----------------------|--|--|--| | CS | Chip Select | | | | | CLK | Serial Data Clock | | | | | DI | Serial Data Input | | | | | DO | Serial Data Output | | | | | Vss | Ground | | | | | ORG | Memory Configuration | | | | | NU | Not Utilized | | | | | Vcc | Power Supply | | | | ### 3.1 Chip Select (CS) A high level selects the device. A low level deselects the device and forces it into Standby mode. However, a programming cycle which is already initiated and/or in progress will be completed, regardless of the CS input signal. If CS is brought low during a program cycle, the device will go into Standby mode as soon as the programming cycle is completed. CS must be low for 250 ns minimum (TCSL) between consecutive instructions. If CS is low, the internal control logic is held in a Reset status. # 3.2 Serial Clock (CLK) The Serial Clock is used to synchronize the communication between a master device and the 93AAXX. Opcode, address, and data bits are clocked in on the positive edge of CLK. Data bits are also clocked out on the positive edge of CLK. CLK can be stopped anywhere in the transmission sequence (at high or low level) and can be continued anytime with respect to clock high time (TCKH) and clock low time (TCKL). This gives the controlling master freedom in preparing opcode, address and data. CLK is a "don't care" if CS is low (device deselected). If CS is high, but Start condition has not been detected, any number of clock cycles can be received by the device without changing its status (i.e., waiting for Start condition). CLK cycles are not required during the self-timed write (i.e., auto erase/write) cycle. After detection of a Start condition the specified number of clock cycles (respectively low-to-high transitions of CLK) must be provided. These clock cycles are required to clock in all required opcode, address and data bits before an instruction is executed (see instruction set truth table). CLK and DI then become "don't care" inputs waiting for a new Start condition to be detected. | Note: | CS must g | o low | between | consecutive | |-------|---------------|-------|---------|-------------| | | instructions. | | | | #### 3.3 Data In (DI) Data In is used to clock in a Start bit, opcode, address and data synchronously with the CLK input. ### 3.4 Data Out (DO) Data Out is used in the Read mode to output data synchronously with the CLK input (TPD after the positive edge of CLK). This pin also provides Ready/Busy status information during erase and write cycles. Ready/Busy status information is available on the DO pin if CS is brought high after being low for minimum chip select low time (TCSL) and an erase or write operation has been initiated. The status signal is not available on DO, if CS is held low or high during the entire write or erase cycle. In all other cases DO is in the High-Z mode. If status is checked after the write/erase cycle, a pull-up resistor on DO is required to read the Ready signal. ### 3.5 Organization (ORG) When ORG is connected to Vcc, the (x16) memory organization is selected. When ORG is tied to Vss, the (x8) memory organization is selected. ORG can only be floated for clock speeds of 1MHz or less for the (x16) memory organization. For clock speeds greater than 1 MHz, ORG must be tied to Vcc or Vss. # 4.0 PACKAGING INFORMATION # 4.1 Package Marking Information 8-Lead PDIP # Example 8-Lead SOIC (.150") #### Example 8-Lead SOIC (.208") ### Example # 8-Lead Plastic Dual In-line (P) – 300 mil Body (PDIP) | | Units | | | INCHES* | | | 3 | |----------------------------|------------------|------|------|---------|------|------|-------| | Dimensi | Dimension Limits | | | MAX | MIN | NOM | MAX | | Number of Pins | n | | 8 | | _ | 8 | | | Pitch | р | | .100 | | | 2.54 | | | Top to Seating Plane | Α | .140 | .155 | .170 | 3.56 | 3.94 | 4.32 | | Molded Package Thickness | A2 | .115 | .130 | .145 | 2.92 | 3.30 | 3.68 | | Base to Seating Plane | A1 | .015 | | | 0.38 | | | | Shoulder to Shoulder Width | Е | .300 | .313 | .325 | 7.62 | 7.94 | 8.26 | | Molded Package Width | E1 | .240 | .250 | .260 | 6.10 | 6.35 | 6.60 | | Overall Length | D | .360 | .373 | .385 | 9.14 | 9.46 | 9.78 | | Tip to Seating Plane | L | .125 | .130 | .135 | 3.18 | 3.30 | 3.43 | | Lead Thickness | С | .008 | .012 | .015 | 0.20 | 0.29 | 0.38 | | Upper Lead Width | B1 | .045 | .058 | .070 | 1.14 | 1.46 | 1.78 | | Lower Lead Width | В | .014 | .018 | .022 | 0.36 | 0.46 | 0.56 | | Overall Row Spacing | § eB | .310 | .370 | .430 | 7.87 | 9.40 | 10.92 | | Mold Draft Angle Top | α | 5 | 10 | 15 | 5 | 10 | 15 | | Mold Draft Angle Bottom | β | 5 | 10 | 15 | 5 | 10 | 15 | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-001 Drawing No. C04-018 <sup>\*</sup> Controlling Parameter § Significant Characteristic # 8-Lead Plastic Small Outline (SN) - Narrow, 150 mil Body (SOIC) | | INCHES* | | | MILLIMETERS | | | | |--------------------------|---------|------|------|-------------|------|------|------| | Dimension | MIN | NOM | MAX | MIN | NOM | MAX | | | Number of Pins | n | | 8 | | | 8 | | | Pitch | р | | .050 | | | 1.27 | | | Overall Height | Α | .053 | .061 | .069 | 1.35 | 1.55 | 1.75 | | Molded Package Thickness | A2 | .052 | .056 | .061 | 1.32 | 1.42 | 1.55 | | Standoff § | A1 | .004 | .007 | .010 | 0.10 | 0.18 | 0.25 | | Overall Width | Е | .228 | .237 | .244 | 5.79 | 6.02 | 6.20 | | Molded Package Width | E1 | .146 | .154 | .157 | 3.71 | 3.91 | 3.99 | | Overall Length | D | .189 | .193 | .197 | 4.80 | 4.90 | 5.00 | | Chamfer Distance | h | .010 | .015 | .020 | 0.25 | 0.38 | 0.51 | | Foot Length | L | .019 | .025 | .030 | 0.48 | 0.62 | 0.76 | | Foot Angle | ф | 0 | 4 | 8 | 0 | 4 | 8 | | Lead Thickness | С | .008 | .009 | .010 | 0.20 | 0.23 | 0.25 | | Lead Width | В | .013 | .017 | .020 | 0.33 | 0.42 | 0.51 | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" (0.254mm) per side. JEDEC Equivalent: MS-012 Drawing No. C04-057 <sup>\*</sup> Controlling Parameter § Significant Characteristic # 8-Lead Plastic Small Outline (SM) – Medium, 208 mil Body (SOIJ) (JEITA/EIAJ Standard, Formerly called SOIC) | | INCHES* | | | MILLIMETERS | | | | |--------------------------|---------|------|------|-------------|------|------|------| | Dimension | Limits | MIN | NOM | MAX | MIN | NOM | MAX | | Number of Pins | n | 8 | | | 8 | | | | Pitch | р | | .050 | | | 1.27 | | | Overall Height | А | .070 | .075 | .080 | 1.78 | 1.97 | 2.03 | | Molded Package Thickness | A2 | .069 | .074 | .078 | 1.75 | 1.88 | 1.98 | | Standoff | A1 | .002 | .005 | .010 | 0.05 | 0.13 | 0.25 | | Overall Width | E | .300 | .313 | .325 | 7.62 | 7.95 | 8.26 | | Molded Package Width | E1 | .201 | .208 | .212 | 5.11 | 5.28 | 5.38 | | Overall Length | D | .202 | .205 | .210 | 5.13 | 5.21 | 5.33 | | Foot Length | L | .020 | .025 | .030 | 0.51 | 0.64 | 0.76 | | Foot Angle | ф | 0 | 4 | 8 | 0 | 4 | 8 | | Lead Thickness | С | .008 | .009 | .010 | 0.20 | 0.23 | 0.25 | | Lead Width | В | .014 | .017 | .020 | 0.36 | 0.43 | 0.51 | | Mold Draft Angle Top | α | 0 | 12 | 15 | 0 | 12 | 15 | | Mold Draft Angle Bottom | β | 0 | 12 | 15 | 0 | 12 | 15 | \*Controlling Parameter Notes Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed $.010^{\circ}$ (0.254mm) per side. Drawing No. C04-056 # APPENDIX A: REVISION HISTORY ### **Revision J** Added note to page 1 header (Not recommended for new designs). Added Section 4.0: Package Marking Information. Added On-line Support page. Updated document format. #### ON-LINE SUPPORT Microchip provides on-line support on the Microchip World Wide Web site. The web site is used by Microchip as a means to make files and information easily available to customers. To view the site, the user must have access to the Internet and a web browser, such as Netscape<sup>®</sup> or Microsoft<sup>®</sup> Internet Explorer. Files are also available for FTP download from our FTP site. # Connecting to the Microchip Internet Web Site The Microchip web site is available at the following URL: #### www.microchip.com The file transfer site is available by using an FTP service to connect to: #### ftp://ftp.microchip.com The web site and file transfer site provide a variety of services. Users may download files for the latest Development Tools, Data Sheets, Application Notes, User's Guides, Articles and Sample Programs. A variety of Microchip specific business information is also available, including listings of Microchip sales offices, distributors and factory representatives. Other data available for consideration is: - Latest Microchip Press Releases - Technical Support Section with Frequently Asked Questions - · Design Tips - · Device Errata - Job Postings - · Microchip Consultant Program Member Listing - Links to other useful web sites related to Microchip Products - Conferences for products, Development Systems, technical information and more - · Listing of seminars and events # SYSTEMS INFORMATION AND UPGRADE HOT LINE The Systems Information and Upgrade Line provides system users a listing of the latest versions of all of Microchip's development systems software products. Plus, this line provides information on how customers can receive the most current upgrade kits. The Hot Line Numbers are: 1-800-755-2345 for U.S. and most of Canada, and 1-480-792-7302 for the rest of the world. 042003 # **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | 10: | Technical Publications Manager | Total Pages Sent | | | | | | | |---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------|--|--|--|--|--|--| | RE: | Reader Response | | | | | | | | | Fron | m: Name | | | | | | | | | | Company | | | | | | | | | | Address | | | | | | | | | | City / State / ZIP / Country | | | | | | | | | اممد | Telephone: () | | | | | | | | | | lication (optional): | | | | | | | | | vvou | uld you like a reply?YN | | | | | | | | | Devi | rice: 93AA46/56/66 Lit | terature Number: DS20067J | | | | | | | | Que | estions: | | | | | | | | | 1. \ | hat are the best features of this document? | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | 2. I | How does this document meet your hard | dware and software development needs? | | | | | | | | _ | | | | | | | | | | _ | | | | | | | | | | 3. | you find the organization of this document easy to follow? If not, why? | | | | | | | | | - | | | | | | | | | | - | | | | | | | | | | 4. \ | What additions to the document do you | think would enhance the structure and subject? | | | | | | | | - | _ | | | | | | | | | - | | | | | | | | | | 5. What deletions from the document could be made without affecting the overall usefulness? | | | | | | | | | | - | | | | | | | | | | - | | | | | | | | | | 6. | Is there any incorrect or misleading info | rmation (what and where)? | | | | | | | | - | | | | | | | | | | | | | | | | | | | | 7. l | w would you improve this document? | | | | | | | | | - | | | | | | | | | | - | | | | | | | | | ### PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. ### **Sales and Support** #### **Data Sheets** Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - 1. Your local Microchip sales office - 2. The Microchip Corporate Literature Center U.S. FAX: (480) 792-7277 - 3. The Microchip Worldwide Site (www.microchip.com) Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. #### **New Customer Notification System** Register on our web site (www.microchip.com/cn) to receive the most current information on our products. NOTES: #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, under any intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. AmpLab, FilterLab, MXDEV, MXLAB, PICMASTER, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Migratable Memory, MPASM, MPLIB, MPLINK, MPSIM, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel and Total Endurance are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2004, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 === Microchip received ISO/TS-16949:2002 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona and Mountain View, California in October 2003. The Company's quality system processes and procedures are for its PICmicro® 8-bit MCUs, KEELoo® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # WORLDWIDE SALES AND SERVICE #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: 480-792-7627 Web Address: www.microchip.com 3780 Mansell Road, Suite 130 Alpharetta, GA 30022 Tel: 770-640-0034 Fax: 770-640-0307 **Boston** 2 Lan Drive, Suite 120 Westford, MA 01886 Tel: 978-692-3848 Fax: 978-692-3821 Chicago 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** 4570 Westgrove Drive, Suite 160 Addison, TX 75001 Tel: 972-818-7423 Fax: 972-818-2924 Detroit Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260 Kokomo 2767 S. Albright Road Kokomo, IN 46902 Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338 San Jose 1300 Terra Bella Avenue Mountain View, CA 94043 Tel: 650-215-1444 Fax: 650-961-0286 **Toronto** 6285 Northam Drive, Suite 108 Mississauga, Ontario L4V 1X5, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC Australia Suite 22, 41 Rawson Street Epping 2121, NSW Australia Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Unit 706B Wan Tai Bei Hai Bldg. No. 6 Chaoyangmen Bei Str. Beijing, 100027, China Tel: 86-10-85282100 Fax: 86-10-85282104 China - Chengdu Rm. 2401-2402, 24th Floor, Ming Xing Financial Tower No. 88 TIDU Street Chengdu 610016, China Tel: 86-28-86766200 Fax: 86-28-86766599 China - Fuzhou Unit 28F, World Trade Plaza No. 71 Wusi Road Fuzhou 350001, China Tel: 86-591-7503506 Fax: 86-591-7503521 China - Hong Kong SAR Unit 901-6, Tower 2, Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 China - Shanghai Room 701, Bldg. B Far East International Plaza No. 317 Xian Xia Road Shanghai, 200051 Tel: 86-21-6275-5700 Fax: 86-21-6275-5060 China - Shenzhen Rm. 1812, 18/F, Building A, United Plaza No. 5022 Binhe Road, Futian District Shenzhen 518033. China Tel: 86-755-82901380 Fax: 86-755-8295-1393 China - Shunde Room 401, Hongjian Building, No. 2 Fengxiangnan Road, Ronggui Town, Shunde District, Foshan City, Guangdong 528303, China Tel: 86-757-28395507 Fax: 86-757-28395571 China - Qingdao Rm. B505A, Fullhope Plaza, No. 12 Hong Kong Central Rd. Qingdao 266071, China Tel: 86-532-5027355 Fax: 86-532-5027205 India Divyasree Chambers 1 Floor, Wing A (A3/A4) No. 11, O'Shaugnessey Road Bangalore, 560 025, India Tel: 91-80-22290061 Fax: 91-80-22290062 Japan Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa, 222-0033, Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea 135-882 Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Singapore 200 Middle Road #07-02 Prime Centre Singapore, 188980 Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan Kaohsiung Branch 30F - 1 No. 8 Min Chuan 2nd Road Kaohsiung 806, Taiwan Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan Taiwan Branch 11F-3, No. 207 Tung Hua North Road Taipei, 105, Taiwan Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 #### **EUROPE** Austria Durisolstrasse 2 A-4600 Wels Austria Tel: 43-7242-2244-399 Fax: 43-7242-2244-393 Denmark Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45-4420-9895 Fax: 45-4420-9910 France Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - Ier Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Steinheilstrasse 10 D-85737 Ismaning, Germany Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy Via Quasimodo, 12 20025 Legnano (MI) Milan, Italy Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands Waegenburghtplein 4 NL-5152 JR, Drunen, Netherlands Tel: 31-416-690399 Fax: 31-416-690340 **United Kingdom** 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44-118-921-5869 Fax: 44-118-921-5820 05/28/04