# **Cyclone V Device Datasheet** CV-51002-3.4 Datasheet > This datasheet describes the electrical characteristics, switching characteristics, configuration specifications, and I/O timing for Cyclone® V devices. Cyclone V devices are offered in commercial and industrial grades. Commercial devices are offered in -C6 (fastest), -C7, and -C8 speed grades. Industrial devices are offered in the -I7 speed grade. Automotive devices are offered in the -A7 speed grade. For more information about the densities and packages of devices in the Cyclone V family, refer to the Cyclone V Device Overview. ## **Electrical Characteristics** The following sections describe the electrical characteristics of Cyclone V devices. # **Operating Conditions** Cyclone V devices are rated according to a set of defined parameters. To maintain the highest possible performance and reliability of the Cyclone V devices, you must consider the operating requirements described in this datasheet. © 2013 Altera Corporation. All rights reserved. ALTERA, ARRIA, CYCLONE, HARDCOPY, MAX, MEGACORE, NIOS, QUARTUS and STRATIX words and logos are trademarks of Altera Corporation and registered in the U.S. Patent and Trademark Office and in other countries. All other words and logos identified as trademarks or service marks are the property of their respective holders as described at www.altera.com/common/legal.html. Altera warrants performance of its semiconductor products to current specifications in accordance with Altera's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Altera assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Altera. Altera customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. Page 2 Electrical Characteristics ## **Absolute Maximum Ratings** Absolute maximum ratings define the maximum operating conditions for Cyclone V devices. The values are based on experiments conducted with the devices and theoretical modeling of breakdown and damage mechanisms. The functional operation of the device is not implied for these conditions. Conditions other than those listed in Table 1 may cause permanent damage to the device. Additionally, device operation at the absolute maximum ratings for extended periods of time may have adverse effects on the device. Table 1 lists the Cyclone V absolute maximum ratings. Table 1. Absolute Maximum Ratings for Cyclone V Devices—Preliminary | Symbol | Description | Minimum | Maximum | Unit | |---------------------------|------------------------------------------------------------------------|---------|---------|------| | V <sub>CC</sub> | Core voltage and periphery circuitry power supply | -0.5 | 1.35 | V | | V <sub>CCPGM</sub> | Configuration pins power supply | -0.5 | 3.75 | V | | V <sub>CC_AUX</sub> | Auxiliary supply | -0.5 | 3.75 | V | | V <sub>CCBAT</sub> | Battery back-up power supply for design security volatile key register | -0.5 | 3.75 | V | | V <sub>CCPD</sub> | I/O pre-driver power supply | -0.5 | 3.75 | V | | V <sub>CCIO</sub> | I/O power supply | -0.5 | 3.9 | V | | V <sub>CCA_FPLL</sub> | PLL analog power supply | -0.5 | 3.75 | V | | V <sub>CCH_GXB</sub> | Transceiver high voltage power | -0.5 | 3.75 | V | | V <sub>CCE_GXB</sub> | Transceiver power | -0.5 | 1.35 | V | | V <sub>CCL_GXB</sub> | Transceiver clock network power | -0.5 | 1.35 | V | | V <sub>I</sub> | DC input voltage | -0.5 | 3.80 | V | | V <sub>CC_HPS</sub> | HPS core voltage and periphery circuitry power supply | -0.5 | 1.35 | V | | V <sub>CCPD_HPS</sub> | HPS I/O pre-driver power supply | -0.5 | 3.75 | V | | V <sub>CCIO_HPS</sub> | HPS I/O power supply | -0.5 | 3.9 | V | | V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins power supply | -0.5 | 3.75 | V | | V <sub>CCPLL_HPS</sub> | HPS PLL analog power supply | -0.5 | 3.75 | V | | I <sub>OUT</sub> | DC output current per pin | -25 | 40 | mA | | T <sub>J</sub> | Operating junction temperature | -55 | 125 | °C | | T <sub>STG</sub> | Storage temperature (No bias) | -65 | 150 | °C | Electrical Characteristics Page 3 ### **Maximum Allowed Overshoot and Undershoot Voltage** During transitions, input signals may overshoot to the voltage listed in Table 2 and undershoot to -2.0 V for input currents less than 100 mA and periods shorter than 20 ns. The maximum allowed overshoot duration is specified as a percentage of high time over the lifetime of the device. A DC signal is equivalent to 100% duty cycle. For example, a signal that overshoots to 4.00 V can only be at 4.00 V for ~15% over the lifetime of the device; for a device lifetime of 10 years, this amounts to 1.5 years. Table 2 lists the maximum allowed input overshoot voltage and the duration of the overshoot voltage as a percentage of device lifetime. Table 2. Maximum Allowed Overshoot During Transitions for Cyclone V Devices—*Preliminary* | Symbol | Description | Condition (V) | Overshoot Duration as % of High Time | Unit | |---------|------------------|---------------|--------------------------------------|------| | | | 3.8 | 100 | % | | | | 3.85 | 68 | % | | | | 3.9 | 45 | % | | | | 3.95 | 28 | % | | | | 4 | 15 | % | | | | 4.05 | 13 | % | | | | 4.1 | 11 | % | | | | 4.15 | 9 | % | | Vi (AC) | AC input voltage | 4.2 | 8 | % | | | | 4.25 | 7 | % | | | | 4.3 | 5.4 | % | | | | 4.35 | 3.2 | % | | | | 4.4 | 1.9 | % | | | | 4.45 | 1.1 | % | | | | 4.5 | 0.6 | % | | | | 4.55 | 0.4 | % | | | | 4.6 | 0.2 | % | Page 4 Electrical Characteristics # **Recommended Operating Conditions** Recommended operating conditions are the functional operation limits for the AC and DC parameters for Cyclone V devices. Table 3 lists the steady-state voltage values expected from Cyclone V devices. Power supply ramps must all be strictly monotonic, without plateaus. Table 3. Recommended Operating Conditions for Cyclone V Devices—*Preliminary* (Part 1 of 2) | Symbol | Description | Condition | Minimum | Typical | Maximum | Unit | |---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|---------|-------------------|------| | V <sub>CC</sub> | Core voltage, periphery circuitry power supply, transceiver physical coding sublayer (PCS) power supply, and transceiver PCI Express® (PCIe®) hard IP digital power supply | _ | 1.07 | 1.1 | 1.13 | V | | V <sub>CC_AUX</sub> | Auxiliary supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O pre-driver (3.3 V) power supply | _ | 3.135 | 3.3 | 3.465 | V | | V <sub>CCPD</sub> (1) | I/O pre-driver (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | V | | | I/O pre-driver (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | | I/O buffers (3.3 V) power supply | _ | 3.135 | 3.3 | 3.465 | V | | | I/O buffers (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | V | | | I/O buffers (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | ٧ | | l v | I/O buffers (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCIO</sub> | I/O buffers (1.5 V) power supply | _ | 1.425 | 1.5 | 1.575 | ٧ | | | I/O buffers (1.35 V) power supply | _ | 1.283 | 1.35 | 1.418 | V | | | I/O buffers (1.25 V) power supply | _ | 1.19 | 1.25 | 1.31 | V | | | I/O buffers (1.2 V) power supply | _ | 1.14 | 1.2 | 1.26 | V | | | Configuration pins (3.3 V) power supply | _ | 3.135 | 3.3 | 3.465 | V | | l v | Configuration pins (3.0 V) power supply | _ | 2.85 | 3.0 | 3.15 | V | | VCCPGM | Configuration pins (2.5 V) power supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCPGM</sub> | Configuration pins (1.8 V) power supply | _ | 1.71 | 1.8 | 1.89 | V | | V <sub>CCA_FPLL</sub> (2) | PLL analog voltage regulator power supply | _ | 2.375 | 2.5 | 2.625 | V | | V <sub>CCBAT</sub> (3) | Battery back-up power supply (For design security volatile key register) | _ | 1.2 | _ | 3.0 | V | | V <sub>I</sub> | DC input voltage | _ | -0.5 | | 3.6 | V | | V <sub>0</sub> | Output voltage | _ | 0 | _ | V <sub>CCIO</sub> | V | | | | Commercial | 0 | _ | 85 | °C | | TJ | Operating junction temperature | Industrial | -40 | _ | 100 | °C | | | | Automotive | -40 | _ | 125 | °C | Electrical Characteristics Page 5 Table 3. Recommended Operating Conditions for Cyclone V Devices—*Preliminary* (Part 2 of 2) | Symbol | Description | Condition | Minimum | Typical | Maximum | Unit | |-----------------------|---------------------------|--------------|---------|---------|---------|------| | t <sub>RAMP</sub> (4) | Power supply ramp time | Standard POR | 200 μs | _ | 100 ms | _ | | | i i ower suppry ramp mile | Fast POR | 200 μs | _ | — 4 ms | _ | #### Notes to Table 3: - (1) $V_{CCPD}$ must be 2.5 V when $V_{CCIO}$ is 2.5, 1.8, 1.5, 1.35, 1.25 or 1.2 V. $V_{CCPD}$ must be 3.0 V when $V_{CCIO}$ is 3.0 V. $V_{CCPD}$ must be 3.3 V when $V_{CCIO}$ is 3.3 V. - (2) PLL digital voltage is regulated from $V_{CCA\ FPLL}$ . - (3) If you do not use the design security feature in Cyclone V devices, connect V<sub>CCBAT</sub> to a 1.5-V, 2.5-V, or 3.0-V power supply. The power-on reset (POR) circuitry monitors V<sub>CCBAT</sub>. Cyclone V devices do not exit POR if V<sub>CCBAT</sub> stays low. - (4) This is also applicable to HPS power supply. For HPS power supply, refer to t<sub>RAMP</sub> specifications for standard POR when HPS\_PORSEL = 0 and t<sub>RAMP</sub> specifications for fast POR when HPS\_PORSEL = 1. Table 4 lists the transceiver power supply recommended operating conditions for Cyclone V GX and GT devices. Table 4. Transceiver Power Supply Operating Conditions for Cyclone V GX and GT Devices—Preliminary | Symbol | Description | Minimum | Typical | Maximum | Unit | |--------------------------------|--------------------------------------------|-----------|---------|-----------|------| | V <sub>CCH_GXBL</sub> | Transceiver high voltage power (left side) | 2.375 | 2.5 | 2.625 | V | | V <sub>CCE_GXBL</sub> (1), (2) | Transmitter and receiver power (left side) | 1.07/1.17 | 1.1/1.2 | 1.13/1.23 | V | | V <sub>CCL_GXBL</sub> (1), (2) | Clock network power (left side) | 1.07/1.17 | 1.1/1.2 | 1.13/1.23 | V | #### Notes to Table 4: - (1) Altera recommends increasing the V<sub>CCL\_GXBL</sub> and V<sub>CCL\_GXBL</sub> typical value from 1.1 V to 1.2 V for Cyclone V GT FPGA systems which require full compliance to the PCle Gen2 transmit jitter specification. For more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices under this condition, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. - (2) Altera recommends increasing the V<sub>CCE\_GXBL</sub> and V<sub>CCL\_GXBL</sub> typical value from 1.1 V to 1.2 V for full compliance to CPRI transmit jitter specification at 4.9152 Gbps (Cyclone V GT and ST devices) and 6.144Gbps (Cyclone V GT devices only). For more information about the maximum full duplex channels recommended in Cyclone V GT devices for CPRI 6.144 Gbps, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. Table 5 lists the steady-state voltage values expected from Cyclone V system-on-a-chip (SoC) FPGA with ARM®-based hard processor system (HPS). Power supply ramps must all be strictly monotonic, without plateaus. Table 5. HPS Power Supply Operating Conditions for Cyclone V SE, SX, and ST Devices (1)—Preliminary (Part 1 of 2) | Symbol | Description | Minimum | Typical | Maximum | Unit | |---------------------------|-------------------------------------------------------|---------|---------|---------|------| | V <sub>CC_HPS</sub> | HPS core voltage and periphery circuitry power supply | 1.07 | 1.1 | 1.13 | V | | V <sub>CCPD_HPS</sub> (2) | HPS I/O pre-driver (3.3 V) power supply | 3.135 | 3.3 | 3.465 | V | | | HPS I/O pre-driver (3.0 V) power supply | 2.85 | 3.0 | 3.15 | V | | | HPS I/O pre-driver (2.5 V) power supply | 2.375 | 2.5 | 2.625 | V | | | HPS I/O buffers (3.3 V) power supply | 3.135 | 3.3 | 3.465 | V | | | HPS I/O buffers (3.0 V) power supply | 2.85 | 3.0 | 3.15 | V | | V | HPS I/O buffers (2.5 V) power supply | 2.375 | 2.5 | 2.625 | V | | V <sub>CCIO_HPS</sub> | HPS I/O buffers (1.8 V) power supply | 1.71 | 1.8 | 1.89 | V | | | HPS I/O buffers (1.5 V) power supply | 1.425 | 1.5 | 1.575 | V | | | HPS I/O buffers (1.2 V) power supply | 1.14 | 1.2 | 1.26 | V | Page 6 Electrical Characteristics Table 5. HPS Power Supply Operating Conditions for Cyclone V SE, SX, and ST Devices (1)—Preliminary (Part 2 of 2) | Symbol | Description | Minimum | Typical | Maximum | Unit | |----------------------------|-----------------------------------------------------|---------|---------|---------|------| | V | HPS reset and clock input pins (3.3 V) power supply | 3.135 | 3.3 | 3.465 | V | | | HPS reset and clock input pins (3.0 V) power supply | 2.85 | 3.0 | 3.15 | V | | V <sub>CCRSTCLK_HPS</sub> | HPS reset and clock input pins (2.5 V) power supply | 2.375 | 2.5 | 2.625 | V | | | HPS reset and clock input pins (1.8 V) power supply | 1.71 | 1.8 | 1.89 | V | | V <sub>CCPLL_HPS</sub> | HPS PLL analog voltage regulator power supply | 2.375 | 2.5 | 2.625 | V | | V <sub>CC_AUX_SHARED</sub> | HPS and FPGA shared auxiliary power supply | 2.375 | 2.5 | 2.625 | V | #### Notes to Table 5: - (1) Refer to Table 3 for the steady-state voltage values expected from the FPGA portion of the Cyclone V system-on-a-chip (SoC) FPGAs. - (2) $V_{CCPD\_HPS}$ must be 2.5 V when $V_{CCIO\_HPS}$ is 2.5, 1.8, 1.5, or 1.2 V. $V_{CCPD\_HPS}$ must be 3.0 V when $V_{CCIO\_HPS}$ is 3.0 V. $V_{CCPD\_HPS}$ must be 3.3 V when $V_{CCIO\_HPS}$ is 3.3 V. ### **DC Characteristics** This section lists the following specifications: - Supply Current and Power Consumption - I/O Pin Leakage Current - Bus Hold Specifications - OCT Specifications - Pin Capacitance - Hot Socketing ### **Supply Current and Power Consumption** Standby current is the current drawn from the respective power rails used for power budgeting. Altera offers two ways to estimate power for your design—the Excel-based Early Power Estimator (EPE) and the Quartus<sup>®</sup> II PowerPlay Power Analyzer feature. Use the Excel-based Early Power Estimator (EPE) before you start your design to estimate the supply current for your design. The EPE provides a magnitude estimate of the device power because these currents vary greatly with the resources you use. The Quartus II PowerPlay Power Analyzer provides better quality estimates based on the specifics of the design after you complete place-and-route. The PowerPlay Power Analyzer can apply a combination of user-entered, simulation-derived, and estimated signal activities that, when combined with detailed circuit models, yields very accurate power estimates. For more information about power estimation tools, refer to the *PowerPlay Early Power Estimator User Guide* and the *PowerPlay Power Analysis* chapter in the *Quartus II Handbook*. Electrical Characteristics Page 7 ### I/O Pin Leakage Current Table 6 lists the Cyclone V I/O pin leakage current specifications. Table 6. I/O Pin Leakage Current for Cyclone V Devices—Preliminary | Symbol | Description | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------|----------------------------------------------|-----|-----|-----|------| | I <sub>I</sub> | Input pin | V <sub>I</sub> = 0 V to V <sub>CCIOMAX</sub> | -30 | _ | 30 | μΑ | | I <sub>OZ</sub> | Tri-stated I/O pin | $V_0 = 0 \text{ V to } V_{\text{CCIOMAX}}$ | -30 | _ | 30 | μΑ | ### **Bus Hold Specifications** Table 7 lists the Cyclone V device bus hold specifications. The bus-hold trip points are based on calculated input voltages from the JEDEC standard. Table 7. Bus Hold Parameters for Cyclone V Devices—Preliminary | | | | | V <sub>CCIO</sub> (V) | | | | | | | | | | | | |---------------------------------------------|-------------------|------------------------------------------|-----|-----------------------|-------|-------|------|------|-----|------|-----|------|-----|------|------| | Parameter | Symbol | Conditions | 1 | .2 | 1. | .5 | 1 | .8 | 2 | .5 | 3 | .0 | 3 | .3 | Unit | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | Bus-hold,<br>low,<br>sustaining<br>current | I <sub>SUSL</sub> | V <sub>IN</sub> > V <sub>IL</sub> (max.) | 8 | _ | 12 | _ | 30 | _ | 50 | _ | 70 | _ | 70 | _ | μА | | Bus-hold,<br>high,<br>sustaining<br>current | I <sub>SUSH</sub> | V <sub>IN</sub> < V <sub>IH</sub> (min.) | -8 | _ | -12 | _ | -30 | _ | -50 | _ | -70 | _ | -70 | _ | μА | | Bus-hold,<br>low,<br>overdrive<br>current | I <sub>ODL</sub> | OV < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | 125 | _ | 175 | _ | 200 | _ | 300 | _ | 500 | _ | 500 | μА | | Bus-hold,<br>high,<br>overdrive<br>current | I <sub>ODH</sub> | OV < V <sub>IN</sub> < V <sub>CCIO</sub> | _ | -125 | _ | -175 | _ | -200 | _ | -300 | _ | -500 | _ | -500 | μА | | Bus-hold<br>trip point | V <sub>TRIP</sub> | _ | 0.3 | 0.9 | 0.375 | 1.125 | 0.68 | 1.07 | 0.7 | 1.7 | 0.8 | 2 | 0.8 | 2 | V | Page 8 Electrical Characteristics ### **OCT Specifications** If you enable on-chip termination (OCT) calibration, calibration is automatically performed at power up for I/Os connected to the calibration block. Table 8 lists the Cyclone V OCT termination calibration accuracy specifications. The OCT calibration accuracy is valid at the time of calibration only. Table 8. OCT Calibration Accuracy Specifications for Cyclone V Devices | Cumbal | Description | Conditions (V) | Cal | асу | Unit | | |----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|--------------|------------|-------------------------|------| | Symbol | Description | Conditions (V) | - <b>C</b> 6 | -C7, -I7 | <b>−C8</b> , <b>−A7</b> | Unit | | 25-Ω R <sub>S</sub> | Internal series termination with calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>S</sub> | Internal series termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | | $34\text{-}\Omega$ and $40\text{-}\Omega$ $R_S$ | Internal series termination with calibration (34- $\Omega$ and 40- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25, 1.2 | ±15 | ±15 | ±15 | % | | $48\text{-}\Omega,60\text{-}\Omega,\text{and}$ $80\text{-}\Omega$ $\text{R}_{\text{S}}$ | Internal series termination with calibration (48- $\Omega$ , 60- $\Omega$ , and 80- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ±15 | ±15 | ±15 | % | | 50-Ω R <sub>T</sub> | Internal parallel termination with calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 2.5, 1.8,<br>1.5, 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 20- $\Omega$ , 30- $\Omega$ ,<br>40- $\Omega$ , 60- $\Omega$ , and<br>120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (20- $\Omega$ , 30- $\Omega$ , 40- $\Omega$ , 60- $\Omega$ , and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.5, 1.35,<br>1.25 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 60- $\Omega$ and 120- $\Omega$ R <sub>T</sub> | Internal parallel termination with calibration (60- $\Omega$ and 120- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | -10 to +40 | -10 to +40 | -10 to +40 | % | | 25-Ω R <sub>S_left_shift</sub> | $ \begin{array}{c} \text{Internal left shift series} \\ \text{termination with calibration} \\ \text{(25-}\Omega \ R_{\text{S\_left\_shift}} \text{setting)} \end{array} $ | V <sub>CCIO</sub> = 3.0, 2.5,<br>1.8, 1.5, 1.2 | ±15 | ±15 | ±15 | % | Calibration accuracy for the calibrated on-chip series termination ( $R_S$ OCT) and on-chip parallel termination ( $R_T$ OCT) are applicable at the moment of calibration. When process, voltage, and temperature (PVT) conditions change after calibration, the tolerance may change. Electrical Characteristics Page 9 Table 9 lists the Cyclone V OCT without calibration resistance tolerance to PVT changes. Table 9. OCT Without Calibration Resistance Tolerance Specifications for Cyclone V Devices—Preliminary | Cumbal | Description | Conditions (II) | Res | Resistance Tolerance | | | | | |----------------------|------------------------------------------------------------------------|---------------------------------|-----|--------------------------|----------|------|--|--| | Symbol | | Conditions (V) | -C6 | <b>–</b> C7, <b>–</b> I7 | -C8, -A7 | Unit | | | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 | ±30 | ±40 | ±40 | % | | | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 | ±30 | ±40 | ±40 | % | | | | 25-Ω R <sub>S</sub> | Internal series termination without calibration (25- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ±35 | ±50 | ±50 | % | | | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 3.0 and 2.5 | ±30 | ±40 | ±40 | % | | | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.8 and 1.5 | ±30 | ±40 | ±40 | % | | | | 50-Ω R <sub>S</sub> | Internal series termination without calibration (50- $\Omega$ setting) | V <sub>CCIO</sub> = 1.2 | ±35 | ±50 | ±50 | % | | | | 100-Ω R <sub>D</sub> | Internal differential termination (100-Ω setting) | V <sub>CCIO</sub> = 2.5 | ±25 | ±40 | ±40 | % | | | Use Table 10 to determine the OCT variation after power-up calibration and Equation 1 to determine the OCT variation without recalibration. Equation 1. OCT Variation Without Recalibration (1), (2), (3), (4), (5), (6)—Preliminary $$R_{OCT} = R_{SCAL} \bigg( 1 + \langle \frac{dR}{dT} \times \Delta T \rangle \pm \langle \frac{dR}{dV} \times \Delta V \rangle \bigg)$$ ### Notes to Equation 1: - (1) The $R_{OCT}$ value calculated from Equation 1 shows the range of OCT resistance with the variation of temperature and $V_{CCIO}$ . - (2) R<sub>SCAL</sub> is the OCT resistance value at power-up. - (3) $\Delta T$ is the variation of temperature with respect to the temperature at power up. - (4) $\Delta V$ is the variation of voltage with respect to $V_{CCIO}$ at power up. - (5) dR/dT is the percentage change of $R_{\text{SCAL}}$ with temperature. - (6) dR/dV is the percentage change of $R_{SCAL}$ with voltage. Page 10 Electrical Characteristics Table 10 lists the OCT variation with temperature and voltage after the power-up calibration. The OCT variation is valid for a $V_{\rm CCIO}$ range of ±5% and a temperature range of 0° to 85°C. Table 10. OCT Variation after Power-Up Calibration for Cyclone V Devices | Symbol | Description | V <sub>CCIO</sub> (V) | Typical | Unit | |--------|------------------------------------------------------|-----------------------|---------|------| | | | 3.0 | 0.100 | | | | OCT variation with voltage without recalibration | 2.5 | 0.100 | | | | | 1.8 | 0.100 | | | dR/dV | | 1.5 | 0.100 | %/mV | | | | 1.35 | 0.150 | | | | | 1.25 | 0.150 | | | | | 1.2 | 0.150 | | | | | 3.0 | 0.189 | | | | | 2.5 | 0.208 | | | | 007 | 1.8 | 0.266 | | | dR/dT | OCT variation with temperature without recalibration | 1.5 | 0.273 | %/°C | | | | 1.35 | 0.200 | | | | | 1.25 | 0.200 | | | | | 1.2 | 0.317 | | ### **Pin Capacitance** Table 11 lists the Cyclone V device family pin capacitance. **Table 11. Pin Capacitance for Cyclone V Devices** | Symbol | Description | Value | Unit | |--------------------|------------------------------------------------------------------|-------|------| | C <sub>IOTB</sub> | Input capacitance on top and bottom I/O pins | 5.5 | pF | | C <sub>IOLR</sub> | Input capacitance on left and right I/O pins | 5.5 | pF | | C <sub>OUTFB</sub> | Input capacitance on dual-purpose clock output and feedback pins | 5.5 | pF | ### **Hot Socketing** Table 12 lists the hot socketing specifications for Cyclone V devices. Table 12. Hot Socketing Specifications for Cyclone V Devices—*Preliminary* | Symbol | Description | Maximum | |---------------------------|-------------------------------------------------|---------------------| | I <sub>IOPIN (DC)</sub> | DC current per I/O pin | 300 μΑ | | I <sub>IOPIN (AC)</sub> | AC current per I/O pin | 8 mA <sup>(1)</sup> | | I <sub>XCVR-TX (DC)</sub> | DC current per transceiver transmitter (TX) pin | 100 mA | | I <sub>XCVR-RX (DC)</sub> | DC current per transceiver receiver (RX) pin | 50 mA | ### Note to Table 12: (1) The I/O ramp rate is 10 ns or more. For ramp rates faster than 10 ns, $|I_{IOPIN}| = C dv/dt$ , in which C is the I/O pin capacitance and dv/dt is the slew rate. Electrical Characteristics Page 11 ## **Internal Weak Pull-Up Resistor** Table 13 lists the weak pull-up resistor values for Cyclone V devices. All I/O pins have an option to enable weak pull-up except the configuration, test, and JTAG pins. For more information about the pins that support internal weak pull-up and internal weak pull-down features, refer to the *Cyclone V Device Family Pin Connection Guidelines*. Table 13. Internal Weak Pull-Up Resistor Values for Cyclone V Devices—*Preliminary* | Symbol | Description | Conditions (V) <sup>(1)</sup> | Typ <sup>(2)</sup> | Unit | |-----------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------|------| | | | $V_{CCIO} = 3.3 \pm 5\%$ | 25 | kΩ | | | | $V_{CCIO} = 3.0 \pm 5\%$ | 25 | kΩ | | | | $V_{CCIO} = 2.5 \pm 5\%$ | 25 | kΩ | | R <sub>PU</sub> | Value of the I/O pin pull-up resistor before and during configuration, as well as user mode if you have enabled the | V <sub>CCIO</sub> = 1.8 ±5% | 25 | kΩ | | Пърц | programmable pull-up resistor option. | $V_{CCIO} = 1.5 \pm 5\%$ | 25 | kΩ | | | | $V_{CCIO} = 1.35 \pm 5\%$ | 25 | kΩ | | | | $V_{CCIO} = 1.25 \pm 5\%$ | 25 | kΩ | | | | $V_{CCIO} = 1.2 \pm 5\%$ | 25 | kΩ | #### Notes to Table 13: ## I/O Standard Specifications Table 14 through Table 19 list the input voltage ( $V_{IH}$ and $V_{IL}$ ), output voltage ( $V_{OH}$ and $V_{OL}$ ), and current drive characteristics ( $I_{OH}$ and $I_{OL}$ ) for various I/O standards supported by Cyclone V devices. For an explanation of terms used in Table 14 through Table 19, refer to "Glossary" on page 1–54. Table 14. Single-Ended I/O Standards for Cyclone V Devices—Preliminary (Part 1 of 2) | I/O | V | <sub>CCIO</sub> (V | <b>'</b> ) | | V <sub>IL</sub> (V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> <sup>(1)</sup> | I <sub>OH</sub> <sup>(1)</sup> | |-----------------|-------|--------------------|------------|------|--------------------------|--------------------------|-------------------------|--------------------------|--------------------------|--------------------------------|--------------------------------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA) | (mA) | | 3.3-V<br>LVTTL | 3.135 | 3.3 | 3.465 | -0.3 | 0.8 | 1.7 | 3.6 | 0.45 | 2.4 | 4 | -4 | | 3.3-V<br>LVCMOS | 3.135 | 3.3 | 3.465 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 2 | -2 | | 3.0-V<br>LVTTL | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.4 | 2.4 | 2 | -2 | | 3.0-V<br>LVCMOS | 2.85 | 3 | 3.15 | -0.3 | 0.8 | 1.7 | 3.6 | 0.2 | V <sub>CCIO</sub> - 0.2 | 0.1 | -0.1 | | 3.0-V PCI | 2.85 | 3 | 3.15 | _ | 0.3 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | 1.5 | -0.5 | | 3.0-V PCI-X | 2.85 | 3 | 3.15 | _ | 0.35 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | 1.5 | -0.5 | | 2.5 V | 2.375 | 2.5 | 2.625 | -0.3 | 0.7 | 1.7 | 3.6 | 0.4 | 2 | 1 | -1 | | 1.8 V | 1.71 | 1.8 | 1.89 | -0.3 | 0.35 x V <sub>CCIO</sub> | 0.65 x V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.45 | V <sub>CCIO</sub> - 0.45 | 2 | -2 | | 1.5 V | 1.425 | 1.5 | 1.575 | -0.3 | 0.35 x V <sub>CCIO</sub> | 0.65 x V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 2 | -2 | <sup>(1)</sup> Pin pull-up resistance values may be lower if an external source drives the pin higher than $V_{\text{CCIO}}$ . <sup>(2)</sup> These specifications are valid with ±10% tolerances to cover changes over PVT. Page 12 Electrical Characteristics Table 14. Single-Ended I/O Standards for Cyclone V Devices—Preliminary (Part 2 of 2) | 1/0 | \ | / <sub>CCIO</sub> (V | <b>'</b> ) | | V <sub>IL</sub> (V) | V <sub>IH</sub> | (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>OL</sub> <sup>(1)</sup> | I <sub>OH</sub> <sup>(1)</sup> | |----------|------|----------------------|------------|------|--------------------------|--------------------------|-------------------------|--------------------------|--------------------------|--------------------------------|--------------------------------| | Standard | Min | Тур | Max | Min | Max | Min | Max | Max | Min | (mA) | (mA) | | 1.2 V | 1.14 | 1.2 | 1.26 | -0.3 | 0.35 x V <sub>CCIO</sub> | 0.65 x V <sub>CCIO</sub> | V <sub>CCIO</sub> + 0.3 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 2 | -2 | Note to Table 14: Table 15. Single-Ended SSTL, HSTL, and HSUL I/O Reference Voltage Specifications for Cyclone V Devices—Preliminary | I/O | | V <sub>CCIO</sub> (V) | | | V <sub>REF</sub> (V) | | | V <sub>TT</sub> (V) | | |-------------------------|-------|-----------------------|-------|--------------------------|-------------------------|--------------------------|--------------------------|-------------------------|--------------------------| | Standard | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | SSTL-2<br>Class I, II | 2.375 | 2.5 | 2.625 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | V <sub>REF</sub> – 0.04 | $V_{REF}$ | V <sub>REF</sub> + 0.04 | | SSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.833 | 0.9 | 0.969 | V <sub>REF</sub> – 0.04 | V <sub>REF</sub> | V <sub>REF</sub> + 0.04 | | SSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | | SSTL-135<br>Class I, II | 1.283 | 1.35 | 1.418 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | | SSTL-125<br>Class I, II | 1.19 | 1.25 | 1.26 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.85 | 0.9 | 0.95 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.68 | 0.75 | 0.9 | _ | V <sub>CCIO</sub> /2 | _ | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.47 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.53 x V <sub>CCIO</sub> | _ | V <sub>CCIO</sub> /2 | _ | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.49 x V <sub>CCIO</sub> | 0.5 x V <sub>CCIO</sub> | 0.51 x V <sub>CCIO</sub> | _ | _ | _ | Table 16. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Cyclone V Devices— *Preliminary* (Part 1 of 2) | I/O | V | <sub>L(DC)</sub> (V) | V <sub>IH(D(</sub> | <sub>:)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> <sup>(1)</sup> | I <sub>oh</sub> <sup>(1)</sup> | |---------------------|------|-----------------------------|--------------------------|-------------------------|-----------------------------|--------------------------|-------------------------|--------------------------|--------------------------------|--------------------------------| | Standard | Min | Max | Min | Max | Max | Min | Max | Min | (mA) | (mA) | | SSTL-2<br>Class I | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.608 | V <sub>TT</sub> + 0.608 | 8.1 | -8.1 | | SSTL-2<br>Class II | -0.3 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.31 | V <sub>REF</sub> + 0.31 | V <sub>TT</sub> – 0.81 | V <sub>TT</sub> + 0.81 | 16.2 | -16.2 | | SSTL-18<br>Class I | -0.3 | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | V <sub>TT</sub> – 0.603 | V <sub>TT</sub> + 0.603 | 6.7 | -6.7 | | SSTL-18<br>Class II | -0.3 | V <sub>REF</sub> –<br>0.125 | V <sub>REF</sub> + 0.125 | V <sub>CCIO</sub> + 0.3 | V <sub>REF</sub> – 0.25 | V <sub>REF</sub> + 0.25 | 0.28 | V <sub>CCIO</sub> - 0.28 | 13.4 | -13.4 | | SSTL-15<br>Class I | | V <sub>REF</sub> - 0.1 | V <sub>REF</sub> + 0.1 | | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> + 0.175 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub> | 8 | -8 | <sup>(1)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the **3.3-V LVTTL** specification (4 mA), you should set the current strength settings to 4 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the handbook Electrical Characteristics Page 13 Table 16. Single-Ended SSTL, HSTL, and HSUL I/O Standards Signal Specifications for Cyclone V Devices— *Preliminary* (Part 2 of 2) | I/O | V | <sub>IL(DC)</sub> (V) | V <sub>IH(D0</sub> | <sub>:)</sub> (V) | V <sub>IL(AC)</sub> (V) | V <sub>IH(AC)</sub> (V) | V <sub>OL</sub> (V) | V <sub>OH</sub> (V) | I <sub>ol</sub> <sup>(1)</sup> | I <sub>oh</sub> (1) | |---------------------|-----------|-------------------------|-------------------------|--------------------------|-----------------------------|--------------------------|--------------------------|--------------------------|--------------------------------|---------------------| | Standard | Min | Max | Min | Max | Max | Min | Max | Min | (mA) | (mA) | | SSTL-15<br>Class II | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> –<br>0.175 | V <sub>REF</sub> + 0.175 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub> | 16 | -16 | | SSTL-135 | _ | V <sub>REF</sub> - 0.09 | V <sub>REF</sub> + 0.09 | _ | V <sub>REF</sub> – 0.16 | V <sub>REF</sub> + 0.16 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub> | _ | | | SSTL-125 | _ | V <sub>REF</sub> – 0.85 | V <sub>REF</sub> + 0.85 | _ | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.2 x V <sub>CCIO</sub> | 0.8 x V <sub>CCIO</sub> | _ | | | HSTL-18<br>Class I | _ | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | 1 | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-18<br>Class II | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-15<br>Class I | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | _ | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 8 | -8 | | HSTL-15<br>Class II | | V <sub>REF</sub> – 0.1 | V <sub>REF</sub> + 0.1 | | V <sub>REF</sub> – 0.2 | V <sub>REF</sub> + 0.2 | 0.4 | V <sub>CCIO</sub> - 0.4 | 16 | -16 | | HSTL-12<br>Class I | -0.1<br>5 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 8 | -8 | | HSTL-12<br>Class II | -0.1<br>5 | V <sub>REF</sub> - 0.08 | V <sub>REF</sub> + 0.08 | V <sub>CCIO</sub> + 0.15 | V <sub>REF</sub> – 0.15 | V <sub>REF</sub> + 0.15 | 0.25 x V <sub>CCIO</sub> | 0.75 x V <sub>CCIO</sub> | 16 | -16 | | HSUL-12 | | V <sub>REF</sub> - 0.13 | V <sub>REF</sub> + 0.13 | _ | V <sub>REF</sub> – 0.22 | V <sub>REF</sub> + 0.22 | 0.1 x V <sub>CCIO</sub> | 0.9 x V <sub>CCIO</sub> | _ | _ | Note to Table 16: Table 17. Differential SSTL I/O Standards for Cyclone V Devices—Preliminary | I/O Standard | | V <sub>CCIO</sub> (V | ) | V <sub>SWING</sub> | <sub>G(DC)</sub> (V) | | V <sub>X(AC)</sub> (V) | | V <sub>SWING(AC)</sub> (V) | | | |---------------------|-------|----------------------|-------|--------------------|-------------------------|--------------------------------|------------------------|------------------------------|-----------------------------------------------|-----------------------------------------------|--| | i/O Stanuaru | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Max | | | SSTL-2 Class I, II | 2.375 | 2.5 | 2.625 | 0.3 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2-<br>0.2 | _ | V <sub>CCIO</sub> /2 + 0.2 | 0.62 | V <sub>CCIO</sub> + 0.6 | | | SSTL-18 Class I, II | 1.71 | 1.8 | 1.89 | 0.25 | V <sub>CCIO</sub> + 0.6 | V <sub>CCIO</sub> /2-<br>0.175 | _ | V <sub>CCIO</sub> /2 + 0.175 | 0.5 | V <sub>CCIO</sub> + 0.6 | | | SSTL-15 Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | (1) | V <sub>CCIO</sub> /2-<br>0.15 | _ | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> – V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | | | SSTL-135 | 1.283 | 1.35 | 1.45 | 0.18 | (1) | V <sub>CCIO</sub> /2-<br>0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> –<br>V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | | | SSTL-125 | 1.19 | 1.25 | 1.31 | 0.18 | (1) | V <sub>CCIO</sub> /2-<br>0.15 | V <sub>CCIO</sub> /2 | V <sub>CCIO</sub> /2 + 0.15 | 2(V <sub>IH(AC)</sub> – V <sub>REF</sub> ) | 2(V <sub>IL(AC)</sub> –<br>V <sub>REF</sub> ) | | Note to Table 17: <sup>(1)</sup> To meet the I<sub>OL</sub> and I<sub>OH</sub> specifications, you must set the current strength settings accordingly. For example, to meet the **SSTL15CI** specification (8 mA), you should set the current strength settings to 8 mA. Setting at lower current strength may not meet the I<sub>OL</sub> and I<sub>OH</sub> specifications in the handbook. <sup>(1)</sup> The maximum value for $V_{SWING(DC)}$ is not defined. However, each single-ended signal needs to be within the respective single-ended limits $(V_{IH(DC)})$ and $V_{IL(DC)}$ ). Page 14 Electrical Characteristics Table 18. Differential HSTL and HSUL I/O Standards for Cyclone V Devices—Preliminary | I/O | , | V <sub>CCIO</sub> (V) | ) | V <sub>DIF(DC)</sub> (V) | | V, | | 1 | / <sub>CM(DC)</sub> (V | <b>(</b> ) | V <sub>DIF(AC)</sub> (V) | | | |------------------------|-------|-----------------------|-------|--------------------------|----------------------------|-----------------------------------|----------------------------|-------------------------------------|------------------------|----------------------------|----------------------------|------|-----------------------------| | Standard | Min | Тур | Max | Min | Max | Min | Тур | Max | Min | Тур | Max | Min | Max | | HSTL-18<br>Class I, II | 1.71 | 1.8 | 1.89 | 0.2 | _ | 0.78 | | 1.12 | 0.78 | _ | 1.12 | 0.4 | _ | | HSTL-15<br>Class I, II | 1.425 | 1.5 | 1.575 | 0.2 | _ | 0.68 | _ | 0.9 | 0.68 — | | 0.9 | 0.4 | _ | | HSTL-12<br>Class I, II | 1.14 | 1.2 | 1.26 | 0.16 | V <sub>CCIO</sub><br>+ 0.3 | _ | 0.5 x<br>V <sub>CCIO</sub> | _ | 0.4 x V | 0.5 x<br>V <sub>CCIO</sub> | 0.6 x<br>V <sub>CCIO</sub> | 0.3 | V <sub>CCIO</sub><br>+ 0.48 | | HSUL-12 | 1.14 | 1.2 | 1.3 | 0.26 | 0.26 | 0.5 x V <sub>CCIO</sub><br>- 0.12 | 0.5 x<br>V <sub>CCIO</sub> | 0.5 x<br>V <sub>CCIO</sub><br>+0.12 | 0.4 x V | 0.5 x<br>V <sub>CCIO</sub> | 0.6 x<br>V <sub>CCIO</sub> | 0.44 | 0.44 | Table 19. Differential I/O Standard Specifications for Cyclone V Devices—Preliminary | I/O Ctondord | V | ccio (V | <i>(</i> ) | | V <sub>ID</sub> (mV) <sup>(1)</sup> | | | V <sub>0</sub> | <sub>D</sub> (V) ( | (2) | V <sub>OCM</sub> (V) (2) | | | | | |-----------------------------------|-------|---------|------------|-----|-------------------------------------|-----|-------|-----------------------------------|--------------------|-------|--------------------------|-----|-------|--------|-------| | I/O Standard | Min | Тур | Max | Min | Condition | Max | Min | Condition | Max | Min | Тур | Max | Min | Тур | Max | | PCML | Trai | nsmitt | | | | | | s of high-spee<br>clock I/O pin s | | | | | | ndard. | For | | 2.5 V LVDS (3) | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = | | 0.05 | D <sub>MAX</sub><br>≤700 Mbps | 1.80 | 0.247 | | 0.6 | 1.125 | 1.25 | 1.375 | | 2.3 V LVD3 (47 | 2.373 | 2.5 | 2.023 | 100 | 1.25 V | _ | 1.05 | D <sub>MAX</sub><br>>700 Mbps | 1.55 | 0.247 | _ | 0.0 | 1.123 | 1.20 | 1.373 | | RSDS (HIO) (4) | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> = 1.25 V | _ | 0.25 | _ | 1.45 | 0.1 | 0.2 | 0.6 | 0.5 | 1.2 | 1.4 | | Mini-LVDS<br>(HIO) <sup>(5)</sup> | 2.375 | 2.5 | 2.625 | 200 | _ | 600 | 0.300 | _ | 1.425 | 0.25 | _ | 0.6 | 1 | 1.2 | 1.4 | | LVPECL (6) | 2.375 | 2.5 | 2.625 | 300 | | | 0.60 | D <sub>MAX</sub><br>≤700 Mbps | 1.80 | | | | | | | | LVPEGL | 2.373 | 2.3 | 2.020 | 300 | _ | _ | 1.00 | D <sub>MAX</sub><br>>700 Mbps | 1.60 | _ | | _ | _ | _ | _ | | SLVS | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V | _ | 0.05 | _ | 1.8 | _ | _ | _ | _ | _ | _ | | Sub-LVDS | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V | _ | 0.05 | _ | 1.8 | _ | _ | _ | | _ | _ | | HiSpi | 2.375 | 2.5 | 2.625 | 100 | V <sub>CM</sub> =<br>1.25 V | _ | 0.05 | _ | 1.8 | _ | _ | _ | | _ | _ | #### Notes to Table 19: - (1) The minimum $V_{ID}$ value is applicable over the entire common mode range, $V_{CM}$ . - (2) $R_L$ range: $90 \le R_L \le 110 \Omega$ - (3) For optimized **LVDS** receiver performance, the receiver voltage input range must be within 1.0 V to 1.6 V for data rate above 700 Mbps and 0.00 V to 1.85 V for data rate below 700 Mbps. - (4) For optimized RSDS receiver performance, the receiver voltage input range must be within 0.25 V to 1.45 V. - (5) For optimized mini-LVDS receiver performance, the receiver voltage input range must be within 0.300 V to 1.425 V. - (6) For optimized **LVPECL** receiver performance, the receiver voltage input range must be within 0.85 V to 1.75 V for data rate above 700 Mbps and 0.45 V to 1.95 V for data rate below 700 Mbps. # **Switching Characteristics** This section provides performance characteristics of Cyclone V core and periphery blocks for commercial grade devices. # **Transceiver Performance Specifications** This section describes transceiver performance specifications. Table 20 lists the Cyclone V GX, GT, SX, and ST transceiver specifications. Table 20. Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices—Preliminary (Part 1 of 4) | Symbol/ | Conditions | | Transceiv<br>eed Grade | | | Transceiv<br>Deed Grad | | | Transceiv<br>Deed Grad | | Unit | |--------------------------------------------------|---------------------------------------------------------|--------------------|------------------------|------------------------|-----------------|------------------------|-----------|-----------------------|------------------------|------|--------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Reference Clock | | | | | | | | | • | | | | Supported I/O<br>Standards | 1.2 V | PCML, | 1.5 V PC | ML, 2.5 V | PCML, | Different | tial LVPE | CL <sup>(2)</sup> , H | CSL, and | LVDS | | | Input frequency from REFCLK input pins (3) | _ | 27 | _ | 550 | 27 | _ | 550 | 27 | _ | 550 | MHz | | Rise time | 20% to 80% of<br>rising clock<br>edge | _ | _ | 250 | _ | _ | 250 | _ | _ | 250 | ps | | Fall time | 80% to 20% of falling clock edge | _ | _ | 250 | _ | _ | 250 | _ | _ | 250 | ps | | Duty cycle | _ | 45 | _ | 55 | 45 | _ | 55 | 45 | _ | 55 | % | | Peak-to-peak<br>differential input voltage | _ | 200 | _ | 2000 | 200 | _ | 2000 | 200 | _ | 2000 | mV | | Spread-spectrum<br>modulating clock<br>frequency | PCIe | 30 | _ | 33 | 30 | _ | 33 | 30 | _ | 33 | kHz | | Spread-spectrum<br>downspread | PCle | _ | 0 to<br>-0.5% | _ | _ | 0 to<br>-0.5% | _ | _ | 0 to<br>-0.5% | _ | _ | | On-chip termination resistors | _ | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | V <sub>ICM</sub> (AC coupled) | _ | V <sub>CCE</sub> _ | <sub>GXBL</sub> supp | ly <sup>(5), (6)</sup> | V <sub>C0</sub> | <sub>CE_GXBL</sub> Su | ipply | V <sub>C</sub> | <sub>CE_GXBL</sub> Su | pply | V | | V <sub>ICM</sub> (DC coupled) | HCSL I/O<br>standard for the<br>PCIe reference<br>clock | 250 | _ | 550 | 250 | _ | 550 | 250 | _ | 550 | mV | | | 10 Hz | _ | _ | -50 | _ | _ | -50 | _ | _ | -50 | dBc/Hz | | | 100 Hz | | | -80 | | | -80 | | | -80 | dBc/Hz | | Transmitter REFCLK | 1 KHz | _ | _ | -110 | _ | _ | -110 | _ | _ | -110 | dBc/Hz | | Phase Noise <sup>(4)</sup> | 10 KHz | _ | _ | -120 | _ | _ | -120 | _ | _ | -120 | dBc/Hz | | | 100 KHz | _ | | -120 | | _ | -120 | | | -120 | dBc/Hz | | | ≥1 MHz | <del>-</del> | — | -130 | _ | - | -130 | _ | - | -130 | dBc/Hz | Page 16 Switching Characteristics Table 20. Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices—Preliminary (Part 2 of 4) | Symbol/ | Conditions | | Transceiv<br>eed Grad | | | Transceiv<br>Deed Gra | | | ransceiv<br>eed Grad | | Unit | |-----------------------------------------------------------------------------------------------------------------|------------------------------------|------|------------------------------------------|------------------------------|------|-----------------------|----------------------------|------|----------------------|----------------------------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | R <sub>REF</sub> | _ | _ | 2000<br>±1% | _ | _ | 2000<br>±1% | _ | _ | 2000<br>±1% | _ | Ω | | Transceiver Clocks | | | | | | | | • | • | | | | fixedclk Clock<br>frequency | PCIe<br>Receiver Detect | _ | 125 | _ | | 125 | _ | _ | 125 | _ | MHz | | Transceiver Reconfiguration Controller IP (mgmt_clk_clk) clock frequency | _ | 75 | _ | 100/<br>125 <sup>(7)</sup> | 75 | _ | 100/<br>125 <sup>(7)</sup> | 75 | _ | 100/<br>125 <sup>(7)</sup> | MHz | | Receiver | | | | | | | | | | | | | Supported I/O<br>Standards | | | 1.5 V PCML, 2.5 V PCML, LVPECL, and LVDS | | | | | | | | | | Data rate | _ | 614 | _ | 5000/<br>6144 <sup>(8)</sup> | 614 | _ | 3125 | 614 | _ | 2500 | Mbps | | Absolute V <sub>MAX</sub> for a receiver pin <sup>(9)</sup> | _ | _ | _ | 1.2 | _ | _ | 1.2 | _ | _ | 1.2 | V | | Absolute V <sub>MIN</sub> for a receiver pin | _ | -0.4 | _ | _ | -0.4 | _ | _ | -0.4 | _ | _ | V | | Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) before<br>device configuration | _ | _ | _ | 1.6 | _ | _ | 1.6 | _ | _ | 1.6 | V | | Maximum peak-to-peak<br>differential input voltage<br>V <sub>ID</sub> (diff p-p) after<br>device configuration | _ | _ | _ | 2.2 | _ | _ | 2.2 | _ | _ | 2.2 | V | | Minimum differential eye opening at the receiver serial input pins (10) | _ | 85 | _ | _ | 85 | _ | _ | 85 | _ | _ | mV | | | 85– $\Omega$ setting | _ | 85 | _ | | 85 | _ | _ | 85 | _ | Ω | | Differential on-chip | 100– $\Omega$ setting | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | termination resistors | 120– $\Omega$ setting | _ | 120 | _ | _ | 120 | _ | _ | 120 | _ | Ω | | | 150-Ω setting | _ | 150 | _ | _ | 150 | _ | | 150 | _ | Ω | | V <sub>ICM</sub> (AC coupled) | 2.5 V PCML,<br>LVPECL, and<br>LVDS | | | pply | V | | | | | | | | | 1.5 V PCML | | 0.7 | | | V | | | | | | | t <sub>LTR</sub> (11) | | _ | _ | 10 | | _ | 10 | _ | _ | 10 | μs | | t <sub>LTD</sub> <sup>(12)</sup> | _ | _ | _ | 4 | | _ | 4 | _ | _ | 4 | μs | | t <sub>LTD_manual</sub> (13) | | | | 4 | | | 4 | | | 4 | μs | Table 20. Transceiver Specifications for Cyclone V GX, GT, SX, and ST Devices—Preliminary (Part 3 of 4) | Symbol/ | Conditions | | Transceiv<br>eed Grad | | | Transceiv<br>Deed Gra | | Transceiver<br>Speed Grade 7 | | | Unit | |--------------------------------------------|-----------------------|------------|--------------------------------|------------------------------|----------|-----------------------|-----------|------------------------------|-----|--------|------| | Description | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | t <sub>LTR_LTD_manual</sub> (14) | _ | 15 | _ | _ | 15 | _ | _ | 15 | _ | _ | μs | | Programmable PPM detector (15) | _ | | = | ±62.5, 100 | , 125, 2 | 00, 250, | 300, 500, | and 100 | 00 | | ppm | | Run Length | _ | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | UI | | Programmable equalization (AC) and DC gain | _ | | Refer to Figure 1 and Figure 2 | | | | | | | dB | | | Transmitter | | | | | | | | | | | | | Supported I/O<br>Standards | | 1.5 V PCML | | | | | | | | | | | Data rate | _ | 614 | _ | 5000/<br>6144 <sup>(8)</sup> | 614 | _ | 3125 | 614 | _ | 2500 | Mbps | | V <sub>OCM</sub> (AC coupled) | _ | _ | 650 | _ | _ | 650 | _ | _ | 650 | _ | mV | | | 85– $\Omega$ setting | _ | 85 | _ | _ | 85 | | _ | 85 | _ | Ω | | Differential on-chip | 100– $\Omega$ setting | _ | 100 | _ | _ | 100 | _ | _ | 100 | _ | Ω | | termination resistors | 120– $\Omega$ setting | _ | 120 | _ | _ | 120 | _ | _ | 120 | _ | Ω | | | 150- $\Omega$ setting | _ | 150 | _ | _ | 150 | | _ | 150 | _ | Ω | | Rise time (16) | _ | 30 | _ | 160 | 30 | _ | 160 | 30 | _ | 160 | ps | | Fall time (16) | _ | 30 | _ | 160 | 30 | _ | 160 | 30 | _ | 160 | ps | | CMU PLL | | | | | | | | | | | | | Supported data range | _ | 614 | _ | 5000/<br>6144 <sup>(8)</sup> | 614 | _ | 3125 | 614 | _ | 2500 | Mbps | | fPLL supported data range | _ | 614 | _ | 3125 | 614 | _ | 3125 | 614 | _ | 3125 | Mbps | | Transceiver-FPGA Fabri | c Interface | | | | | | | | | | | | Interface speed (single-width mode) | _ | 25 | _ | 187.5 | 25 | _ | 163.84 | 25 | _ | 156.25 | MHz | Page 18 Switching Characteristics | Table 20 | Transceiver Specification | s for Cyclone V GX, GT, SX, | and ST Devices— | -Preliminary (Part 4 of 4) | |-----------|---------------------------|------------------------------|------------------|-----------------------------------------| | IUDIC EU. | manaccive obcenication | 3 IUI UVUIUIIC V UN. UI. UN. | alla o i borioga | <i>I I CIIIIIIIIIIII</i> VI AIL T DI TI | | Symbol/<br>Description | Conditions | Transceiver<br>Speed Grade 5 <sup>(1)</sup> | | Transceiver<br>Speed Grade 6 | | | Transceiver<br>Speed Grade 7 | | | Unit | | |-------------------------------------|------------|---------------------------------------------|-----|------------------------------|-----|-----|------------------------------|-----|-----|--------|-----| | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Interface speed (double-width mode) | _ | 25 | _ | 163.84 | 25 | _ | 163.84 | 25 | _ | 156.25 | MHz | #### Notes to Table 20: - (1) Transceiver Speed Grade 5 covers specifications for Cyclone V GT and ST devices. - (2) Differential LVPECL signal levels must comply to the minimum and maximum peak-to-peak differential input voltage specified in this table. - (3) The reference clock frequency must be ≥ 307.2 MHz to be fully compliance to CPRI transmit jitter specification at 6.144 Gbps. For more information about CPRI 6.144 Gbps, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. - (4) The transmitter REFCLK phase jitter is 30 ps p-p at bit error rate (BER) 10<sup>-12</sup>. - (5) Altera recommends increasing the V<sub>CCE\_GXBL</sub> and V<sub>CCL\_GXBL</sub> typical value from 1.1 V to 1.2 V for Cyclone V GT FPGA systems which require full compliance to the PCle Gen2 transmit jitter specification. For more information about the maximum full duplex channels recommended in Cyclone V GT and ST devices under this condition, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. - (6) Altera recommends increasing the V<sub>CCL\_GXBL</sub> and V<sub>CCL\_GXBL</sub> typical value from 1.1 V to 1.2 V for full compliance to CPRI transmit jitter specification at 4.9152 Gbps (Cyclone V GT and ST devices) and 6.144 Gbps (Cyclone V GT devices only). For more information about the maximum full duplex channels recommended in Cyclone V GT devices for CPRI 6.144 Gbps, refer to the *Transceiver Protocol Configurations in Cyclone V Devices* chapter. - (7) The maximum supported clock frequency is 100 MHz if the PCIe hard IP block is enabled or 125 MHz if the PCIe hard IP block is not enabled. - (8) Cyclone V GT devices support up to three full duplex channels that is compliant to 6144-Mbps CPRI protocol in every two transceiver banks. For CPRI 6144-Mbps transmit jitter compliance, Altera recommends that you use only up to three full-duplex transceiver channels for two transceiver banks in CPRI Mode. The transceivers are a grouped in transceiver banks of three channels. For more information about the transceiver bank, refer to the *Transceiver Architecture in Cyclone V Devices* chapter. - (9) The device cannot tolerate prolonged operation at this absolute maximum. - (10) The differential eye opening specification at the receiver input pins assumes that you have disabled the **Receiver Equalization** feature. If you enable the **Receiver Equalization** feature, the receiver circuitry can tolerate a lower minimum eye opening, depending on the equalization level. - (11) t<sub>LTB</sub> is the time required for the receive CDR to lock to the input reference clock frequency after coming out of reset. - (12) tLTD is time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high. - (13) t<sub>LTD\_manual</sub> is the time required for the receiver CDR to start recovering valid data after the rx\_is\_lockedtodata signal goes high when the CDR is functioning in the manual mode. - (14) t<sub>LTR\_LTD\_manual</sub> is the time the receiver CDR must be kept in lock to reference (LTR) mode after the rx\_is\_lockedtoref signal goes high when the CDR is functioning in the manual mode. - (15) The rate matcher supports only up to ±300 parts per million (ppm). - (16) The Quartus II software automatically selects the appropriate slew rate depending on the configured data rate or functional mode. Figure 1 shows the continuous time-linear equalizer (CTLE) response for Cyclone V devices with data rates > 3.25 Gbps. Figure 1. CTLE Response for Cyclone V Devices with Data Rates $> 3.25~\mathrm{Gbps}$ Page 20 Switching Characteristics Figure 2 shows the CTLE response for Cyclone V devices with data rates $\leq$ 3.25 Gbps. Figure 2. CTLE Response for Cyclone V Devices with Data Rates $\leq$ 3.25 Gbps Table 21 lists the TX $\ensuremath{V_{\text{OD}}}$ settings for Cyclone V transceiver channels. Table 21. Typical TX V $_{0D}$ Setting for Cyclone V Transceiver Channels = 100 $\Omega$ —*Preliminary* | Symbol | V <sub>OD</sub> Setting <sup>(1)</sup> | V <sub>op</sub> Value (mV) | V <sub>op</sub> Setting <sup>(1)</sup> | V <sub>op</sub> Value (mV) | |--------------------------------------------------|----------------------------------------|----------------------------|----------------------------------------|----------------------------| | | 0 | 0 | 32 | 640 | | | 1 | 20 | 33 | 660 | | | 2 | 40 | 34 | 680 | | | 3 | 60 | 35 | 700 | | | 4 | 80 | 36 | 720 | | | 5 | 100 | 37 | 740 | | | 6 | 120 | 38 | 760 | | | 7 | 140 | 39 | 780 | | | 8 | 160 | 40 | 800 | | | 9 | 180 | 41 | 820 | | | 10 | 200 | 42 | 840 | | | 11 | 220 | 43 | 860 | | | 12 | 240 | 44 | 880 | | | 13 | 260 | 45 | 900 | | | 14 | 280 | 46 | 920 | | <b>V</b> <sub>op</sub> differential peak to peak | 15 | 300 | 47 | 940 | | typical | 16 | 320 | 48 | 960 | | | 17 | 340 | 49 | 980 | | | 18 | 360 | 50 | 1000 | | | 19 | 380 | 51 | 1020 | | | 20 | 400 | 52 | 1040 | | | 21 | 420 | 53 | 1060 | | | 22 | 440 | 54 | 1080 | | | 23 | 460 | 55 | 1100 | | | 24 | 480 | 56 | 1120 | | | 25 | 500 | 57 | 1140 | | | 26 | 520 | 58 | 1160 | | | 27 | 540 | 59 | 1180 | | | 28 | 560 | 60 | 1200 | | | 29 | 580 | 61 | 1220 | | | 30 | 600 | 62 | 1240 | | | 31 | 620 | 63 | 1260 | #### Note to Table 21: <sup>(1)</sup> Convert these values to their binary equivalent form if you are using the dynamic reconfiguration mode for PMA analog controls. Page 22 Switching Characteristics Table 22 lists the simulation data on the transmitter pre-emphasis levels in dB for the first post tap under the following conditions: - Low-frequency data pattern—five 1s and five 0s - Data rate—2.5 Gbps The levels listed are a representation of possible pre-emphasis levels under the specified conditions only and the pre-emphasis levels may change with data pattern and data rate. To predict the pre-emphasis level for your specific data rate and pattern, run simulations using the Cyclone V HSSI HSPICE models. Table 22. Transmitter Pre-Emphasis Levels for Cyclone V Devices (1), (2), (3), (4)—Preliminary (Part 1 of 2) | Overtus II det Deet Ten | | | Quar | tus II V <sub>od</sub> Se | tting | | | | |-------------------------------------------------|----------------|----------------|----------------|---------------------------|----------------|----------------|-----------------|------| | Quartus II 1st Post Tap<br>Pre-Emphasis Setting | 10<br>(200 mV) | 20<br>(400 mV) | 30<br>(600 mV) | 35<br>(700 mV) | 40<br>(800 mV) | 45<br>(900 mV) | 50<br>(1000 mV) | Unit | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | dB | | 1 | 1.97 | 0.88 | 0.43 | 0.32 | 0.24 | 0.19 | 0.13 | dB | | 2 | 3.58 | 1.67 | 0.95 | 0.76 | 0.61 | 0.5 | 0.41 | dB | | 3 | 5.35 | 2.48 | 1.49 | 1.2 | 1 | 0.83 | 0.69 | dB | | 4 | 7.27 | 3.31 | 2 | 1.63 | 1.36 | 1.14 | 0.96 | dB | | 5 | _ | 4.19 | 2.55 | 2.1 | 1.76 | 1.49 | 1.26 | dB | | 6 | _ | 5.08 | 3.11 | 2.56 | 2.17 | 1.83 | 1.56 | dB | | 7 | _ | 5.99 | 3.71 | 3.06 | 2.58 | 2.18 | 1.87 | dB | | 8 | _ | 6.92 | 4.22 | 3.47 | 2.93 | 2.48 | 2.11 | dB | | 9 | _ | 7.92 | 4.86 | 4 | 3.38 | 2.87 | 2.46 | dB | | 10 | _ | 9.04 | 5.46 | 4.51 | 3.79 | 3.23 | 2.77 | dB | | 11 | _ | 10.2 | 6.09 | 5.01 | 4.23 | 3.61 | _ | dB | | 12 | _ | 11.56 | 6.74 | 5.51 | 4.68 | 3.97 | _ | dB | | 13 | _ | 12.9 | 7.44 | 6.1 | 5.12 | 4.36 | _ | dB | | 14 | _ | 14.44 | 8.12 | 6.64 | 5.57 | 4.76 | _ | dB | | 15 | _ | _ | 8.87 | 7.21 | 6.06 | 5.14 | _ | dB | | 16 | _ | _ | 9.56 | 7.73 | 6.49 | _ | _ | dB | | 17 | _ | _ | 10.43 | 8.39 | 7.02 | _ | _ | dB | | 18 | _ | _ | 11.23 | 9.03 | 7.52 | _ | _ | dB | | 19 | _ | _ | 12.18 | 9.7 | 8.02 | _ | _ | dB | | 20 | _ | _ | 13.17 | 10.34 | 8.59 | _ | _ | dB | | 21 | _ | _ | 14.2 | 11.1 | _ | _ | _ | dB | | 22 | _ | _ | 15.38 | 11.87 | _ | _ | _ | dB | | 23 | _ | _ | _ | 12.67 | _ | _ | _ | dB | | 24 | _ | _ | _ | 13.48 | _ | _ | _ | dB | Table 22. Transmitter Pre-Emphasis Levels for Cyclone V Devices (1), (2), (3), (4)—Preliminary (Part 2 of 2) | Quartus II 1st Boot Ton | Quartus II V <sub>OD</sub> Setting | | | | | | | | |-------------------------------------------------|------------------------------------|----------------|----------------|----------------|----------------|----------------|-----------------|------| | Quartus II 1st Post Tap<br>Pre-Emphasis Setting | 10<br>(200 mV) | 20<br>(400 mV) | 30<br>(600 mV) | 35<br>(700 mV) | 40<br>(800 mV) | 45<br>(900 mV) | 50<br>(1000 mV) | Unit | | 25 | _ | _ | _ | 14.37 | _ | _ | _ | dB | | 26 | _ | _ | _ | _ | _ | _ | _ | dB | | 27 | _ | _ | _ | _ | _ | _ | _ | dB | | 28 | _ | _ | _ | _ | _ | _ | _ | dB | | 29 | _ | _ | _ | _ | _ | _ | _ | dB | | 30 | _ | _ | _ | _ | _ | _ | _ | dB | | 31 | _ | _ | _ | _ | _ | _ | _ | dB | #### Notes to Table 22: - (1) The 1st post tap pre-emphasis settings must satisfy |B| + |C| $\leq$ 60 |B| = $V_{OD}$ setting with termination value, $R_{TERM}$ = 100 $\Omega$ - |C| = 1st post tap pre-emphasis setting - (2) |B| |C| > 5 for data rates < 5 Gbps and |B| |C| > 8.25 for data rates > 5 Gbps. - (3) $(V_{MAX}/V_{MIN}-1)\% < 600\%$ , where $V_{MAX}=|B|+|C|$ and $V_{MIN}=|B|-|C|$ . - (4) For example, when $V_{0D}$ = 800 mV, the corresponding $V_{0D}$ value setting is 40. To check the validity of the 1st post tap pre-emphasis setting = 2 - $|B| + |C| \le 60 \longrightarrow 40 + 2 = 42$ $|B| |C| > 5 \longrightarrow 40 2 = 38$ $(V_{MAX}/V_{MIN}-1)\% < 600\% \longrightarrow (42/38-1)\% = 10.52\%$ Therefore, the 1st post tap pre-emphasis setting = 2 is a valid condition. Page 24 Switching Characteristics # **Core Performance Specifications** This section describes the clock tree, phase-locked loop (PLL), digital signal processing (DSP), and memory block specifications. ### **Clock Tree Specifications** Table 23 lists the clock tree specifications for Cyclone V devices. Table 23. Clock Tree Performance for Cyclone V Devices—Preliminary | Doromotor | | Performance | | Unit | |---------------------------------|-------------|-------------|----------|-------| | Parameter | - <b>C6</b> | -C7, -I7 | -C8, -A7 | VIIIL | | Global clock and Regional clock | 550 | 550 | 460 | MHz | | Peripheral clock | 155 | 155 | 155 | MHz | ### **PLL Specifications** Table 24 lists the Cyclone V PLL specifications when operating in the commercial (0° to $85^{\circ}$ C), industrial ( $-40^{\circ}$ to $100^{\circ}$ C), and automotive ( $-40^{\circ}$ to $125^{\circ}$ C) junction temperature ranges. Table 24. PLL Specifications for Cyclone V Devices (1)—Preliminary (Part 1 of 3) | Symbol | Parameter | | Min | Тур | Max | Unit | |--------------------------|---------------------------------------------------------------------------------|-----------------------|-----|-----|--------------------|------| | | | -C6 speed grade | 5 | _ | 670 <sup>(2)</sup> | MHz | | f <sub>IN</sub> | Input clock frequency | -C7, -I7 speed grades | 5 | _ | 622 <sup>(2)</sup> | MHz | | | | -C8, -A7 speed grades | 5 | _ | 500 <sup>(2)</sup> | MHz | | f <sub>INPFD</sub> | Integer input clock frequency to the F | requency to the PFD | | _ | 325 | MHz | | f <sub>FINPFD</sub> | Fractional input clock frequency to the | e PFD | 50 | _ | TBD (1) | MHz | | | | -C6 speed grade | 600 | _ | 1600 | MHz | | f <sub>VCO</sub> (3) | PLL VCO operating range | -C7, -I7 speed grades | 600 | _ | 1400 | MHz | | | | -C8, -A7 speed grades | | _ | 1300 | MHz | | t <sub>EINDUTY</sub> | Input clock or external feedback cloc | k input duty cycle | 40 | _ | 60 | % | | | | -C6 speed grade | _ | _ | 550 <sup>(4)</sup> | MHz | | f <sub>OUT</sub> | Output frequency for internal global or regional clock | -C7, -I7 speed grades | _ | _ | 550 <sup>(4)</sup> | MHz | | | or regional clock | -C8, -A7 speed grades | _ | _ | 460 <sup>(4)</sup> | MHz | | | | -C6 speed grade | _ | _ | 667 <sup>(4)</sup> | MHz | | f <sub>OUT_EXT</sub> | Output frequency for external clock output | -C7, -I7 speed grades | _ | _ | 667 <sup>(4)</sup> | MHz | | | Catput | -C8, -A7 speed grades | _ | _ | 533 <sup>(4)</sup> | MHz | | t <sub>outduty</sub> | Duty cycle for external clock output ( | when set to 50%) | 45 | 50 | 55 | % | | t <sub>FCOMP</sub> | External feedback clock compensatio | n time | _ | _ | 10 | ns | | t <sub>DYCONFIGCLK</sub> | Dynamic configuration clock | | _ | _ | 100 | MHz | | t <sub>LOCK</sub> | Time required to lock from end-of-device configuration or deassertion of areset | | | _ | 1 | ms | | t <sub>DLOCK</sub> | Time required to lock dynamically (at reconfiguring any non-post-scale cou | | _ | _ | 1 | ms | Table 24. PLL Specifications for Cyclone V Devices (1)—Preliminary (Part 2 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |----------------------------------|---------------------------------------------------------------------------------------------|-----|-----|---------|-----------| | | PLL closed-loop low bandwidth | _ | 0.3 | _ | MHz | | f <sub>CLBW</sub> | PLL closed-loop medium bandwidth | _ | 1.5 | _ | MHz | | | PLL closed-loop high bandwidth (9) | _ | 4 | _ | MHz | | t <sub>PLL_PSERR</sub> | Accuracy of PLL phase shift | _ | _ | ±50 | ps | | t <sub>ARESET</sub> | Minimum pulse width on the areset signal | 10 | _ | _ | ns | | t <sub>INCCJ</sub> (5), (6) | Input clock cycle-to-cycle jitter (F <sub>REF</sub> ≥ 100 MHz) | _ | _ | 0.15 | UI (p-p) | | LINCCJ | Input clock cycle-to-cycle jitter (F <sub>REF</sub> < 100 MHz) | _ | _ | ±750 | ps (p-p) | | t (7) | Period jitter for dedicated clock output ( $F_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | TBD (1) | ps (p-p) | | t <sub>OUTPJ_DC</sub> (7) | Period jitter for dedicated clock output (F <sub>OUT</sub> < 100 MHz) | _ | _ | TBD (1) | mUI (p-p) | | t | Cycle-to-cycle jitter for dedicated clock output $(F_{OUT} \ge 100 \text{ MHz})$ | _ | _ | TBD (1) | ps (p-p) | | t <sub>outccj_dc</sub> (7) | Cycle-to-cycle jitter for dedicated clock output (F <sub>OUT</sub> < 100 MHz) | _ | _ | TBD (1) | mUI (p-p) | | + (7) (10) | Period jitter for clock output on regular I/O (F <sub>OUT</sub> $\geq$ 100 MHz) | _ | _ | TBD (1) | ps (p-p) | | t <sub>OUTPJ_IO</sub> (7), (10) | Period jitter for clock output on regular I/O (F <sub>OUT</sub> < 100 MHz) | _ | _ | TBD (1) | mUI (p-p) | | + (7) (10) | Cycle-to-cycle jitter for clock output on regular I/O $(F_{OUT} \ge 100 \text{ MHz})$ | _ | _ | TBD (1) | ps (p-p) | | t <sub>OUTCCJ_IO</sub> (7), (10) | Cycle-to-cycle jitter for clock output on regular I/O (F <sub>OUT</sub> < 100 MHz) | _ | _ | TBD (1) | mUI (p-p) | | t <sub>OUTPJ_DC_F</sub> | Period jitter for dedicated clock output in fractional mode | _ | _ | TBD (1) | _ | | t <sub>OUTCCJ_DC_F</sub> | Cycle-to-cycle jitter for dedicated clock output in fractional mode | _ | _ | TBD (1) | _ | | t <sub>OUTPJ_IO_F</sub> | Period jitter for clock output on regular I/O in fractional mode | _ | _ | TBD (1) | _ | | t <sub>OUTCCJ_IO_F</sub> | Cycle-to-cycle jitter for clock output on regular I/O in fractional mode | _ | _ | TBD (1) | _ | | t <sub>CASC_OUTPJ_DC</sub> | Period jitter for dedicated clock output in cascaded PLLs ( $F_{OUT} \ge 100 \text{ MHz}$ ) | _ | _ | TBD (1) | ps (p-p) | | (7), (8) | Period jitter for dedicated clock output in cascaded PLLs (F <sub>OUT</sub> < 100 MHz) | _ | | TBD (1) | mUI (p-p) | Page 26 Switching Characteristics Table 24. PLL Specifications for Cyclone V Devices (1)—Preliminary (Part 3 of 3) | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------|-------------------------------------------------------------------|---------|---------|---------|------| | t <sub>DRIFT</sub> | Frequency drift after PFDENA is disabled for a duration of 100 µs | _ | _ | ±10 | % | | dK <sub>BIT</sub> | Bit number of Delta Sigma Modulator (DSM) | _ | 24 | _ | Bits | | k <sub>VALUE</sub> | Numerator of fraction | TBD (1) | 8388608 | TBD (1) | _ | | f <sub>RES</sub> | Resolution of VCO frequency (f <sub>INPFD</sub> =100 MHz) | _ | 5.96 | _ | Hz | #### Notes to Table 24: - (1) Pending silicon characterization. - (2) This specification is limited in the Quartus II software by the I/O maximum frequency. The maximum I/O frequency is different for each I/O standard. - (3) The VCO frequency reported by the Quartus II software takes into consideration the VCO post-scale counter $\kappa$ value. Therefore, if the counter $\kappa$ has a value of 2, the frequency reported can be lower than the f<sub>VCO</sub> specification. - (4) This specification is limited by the lower of the two: I/O f<sub>MAX</sub> or F<sub>OUT</sub> of the PLL. - (5) A high input jitter directly affects the PLL output jitter. To have low PLL output clock jitter, you must provide a clean clock source with jitter < 120 ps. - (6) $F_{RFF}$ is $f_{IN}/N$ , specification applies when N = 1. - (7) Peak-to-peak jitter with a probability level of 10<sup>-12</sup> (14 sigma, 99.9999999974404% confidence level). The output jitter specification applies to the intrinsic jitter of the PLL, when an input jitter of 30 ps is applied. The external memory interface clock output jitter specifications use a different measurement method and are available in Table 30 on page 1–30. - (8) The cascaded PLL specification is only applicable with the following condition: - a. Upstream PLL: 0.59 MHz ≤ Upstream PLL BW < 1 MHz - b. Downstream PLL: Downstream PLL BW > 2 MHz - (9) High bandwidth PLL settings are not supported in external feedback mode. - (10) External memory interface clock output jitter specifications use a different measurement method, which is available in Table 30 on page 1–30. ### **DSP Block Specifications** Table 25 lists the Cyclone V DSP block performance specifications. Table 25. DSP Block Performance Specifications for Cyclone V Devices—Preliminary | Mada | | Performance | | 1114 | |---------------------------------------------------|-----|-------------------------|----------|------| | Mode | -C6 | <b>−C7</b> , <b>−I7</b> | -C8, -A7 | Unit | | Modes using One DSP Block | | | • | | | Independent 9 x 9 Multiplication | 340 | 300 | 260 | MHz | | Independent 18 x 19 Multiplication | 287 | 250 | 200 | MHz | | Independent 18 x 18 Multiplication | 287 | 250 | 200 | MHz | | Independent 27 x 27 Multiplication | 250 | 200 | 160 | MHz | | Independent 18 x 25 Multiplication | 310 | 250 | 200 | MHz | | Independent 20 x 24 Multiplication | 310 | 250 | 200 | MHz | | Two 18 x 19 Multiplier Adder Mode | 310 | 250 | 200 | MHz | | 18 x 18 Multiplier Added Summed with 36-bit Input | 310 | 250 | 200 | MHz | | Modes using Two DSP Blocks | | | • | • | | Complex 18 x 19 multiplication | 310 | 250 | 200 | MHz | ## **Memory Block Specifications** Table 26 lists the Cyclone V memory block specifications. To achieve the maximum memory block performance, use a memory block clock that comes through global clock routing from an on-chip PLL and set to 50% output duty cycle. Use the Quartus II software to report timing for the memory block clocking schemes. When you use the error detection cyclical redundancy check (CRC) feature, there is no degradation in $f_{\text{MAX}}$ . Table 26. Memory Block Performance Specifications for Cyclone V Devices—Preliminary | Mamaur | Mada | Resour | rces Used | | Unit | | | |--------|------------------------------------------------------------------------------------------|--------|-----------|-------|----------|----------|------| | Memory | Mode | ALUTS | Memory | -C6 | -C7, -I7 | -C8, -A7 | Unit | | | Single port, all supported widths | 0 | 1 | 420 | 350 | 300 | MHz | | MLAB | Simple dual-port, all supported widths | 0 | 1 | 420 | 350 | 300 | MHz | | IVILAD | Simple dual-port with read and write at the same address | 0 | 1 | 340 | 290 | 240 | MHz | | | ROM, all supported width | 0 | 1 | 420 | 350 | 300 | MHz | | | Single-port, all supported widths | 0 | 1 | 315 | 275 | 240 | MHz | | | Simple dual-port, all supported widths | 0 | 1 | 315 | 275 | 240 | MHz | | M10K | Simple dual-port with the read-during-write option set to Old Data, all supported widths | 0 | 1 | 275 | 240 | 180 | MHz | | Block | True dual port, all supported widths | 0 | 1 | 315 | 275 | 240 | MHz | | | ROM, all supported widths | 0 | 1 | 315 | 275 | 240 | MHz | | | Min Pulse Width (clock high time) | _ | _ | 1,450 | 1,550 | 1,650 | ps | | | Min Pulse Width (clock low time) | _ | _ | 1,000 | 1,200 | 1,350 | ps | # **Periphery Performance** This section describes periphery performance and the high-speed I/O and external memory interface. Actual achievable frequency depends on design- and system-specific factors. You must perform HSPICE/IBIS simulations based on your specific design and system setup to determine the maximum achievable frequency in your system. Page 28 Switching Characteristics # **High-Speed I/O Specifications** Table 27 lists high-speed I/O timing for Cyclone V devices. Table 27. High-Speed I/O Specifications for Cyclone V Devices (1), (2), (3)—Preliminary (Part 1 of 2) | | O a maliki a ma | | -C6 | | | -C7, - | ·17 | | -C8, - | A7 | Heit | |-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----|--------------------|-----|--------|---------|-----|--------|---------|------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>True Differential I/O<br>Standards | Clock boost factor W = 1 to 40 (4) | 5 | _ | 437.5 | 5 | _ | 420 | 5 | _ | 320 | MHz | | f <sub>HSCLK_in</sub> (input<br>clock frequency)<br>Single Ended I/O<br>Standards | Clock boost factor W = 1 to 40 (4) | 5 | _ | 320 | 5 | _ | 320 | 5 | _ | 275 | MHz | | f <sub>HSCLK_OUT</sub> (output<br>clock frequency) | _ | 5 | _ | 420 | 5 | _ | 370 | 5 | _ | 320 | MHz | | Transmitter | | | | | | | | | | | | | True Differential I/O | SERDES factor<br>J = 4 to 10 <sup>(5)</sup> | (6) | _ | 840 | (6) | _ | 740 | (6) | _ | 640 | Mbps | | Standards - f <sub>HSDR</sub><br>(data rate) | SERDES factor J = 1 to 2,<br>Uses DDR Registers | (6) | _ | (9) | (6) | _ | (9) | (6) | _ | (9) | Mbps | | Emulated Differential I/O Standards with Three External Output Resistor Networks - f <sub>HSDR</sub> (data rate) (7) | SERDES factor J = 4 to 10 | (6) | _ | 640 | (6) | _ | 640 | (6) | _ | 550 | Mbps | | Emulated Differential I/O Standards with One External Output Resistor Network - f <sub>HSDR</sub> (data rate) (7) | SERDES factor J = 4 to 10 | (6) | _ | 170 | (6) | _ | 170 | (6) | _ | 170 | Mbps | | t <sub>x Jitter</sub> - True<br>Differential I/O | Total Jitter for Data Rate,<br>600 Mbps - 840 Mbps | _ | _ | 350 <sup>(8)</sup> | _ | _ | 380 (8) | _ | _ | 500 (8) | ps | | Standards | Total Jitter for Data Rate,<br>< 600 Mbps | _ | _ | 0.1 | _ | _ | TBD | _ | _ | TBD | UI | | t <sub>x Jitter</sub> - Emulated<br>Differential I/O<br>Standards with<br>Three External<br>Output Resistor<br>Networks | Total Jitter for Data Rate<br>< 640 Mbps | _ | _ | 500 | _ | _ | 500 | _ | _ | 500 | ps | | t <sub>x Jitter</sub> - Emulated<br>Differential I/O<br>Standards with One<br>External Output<br>Resistor Network | Total Jitter for Data Rate<br>< 640 Mbps | _ | _ | 0.15 | _ | _ | 0.15 | _ | _ | 0.15 | UI | Table 27. High-Speed I/O Specifications for Cyclone V Devices (1), (2), (3)—Preliminary (Part 2 of 2) | Ohal | Conditions | | - <b>C</b> 6 | | | -C7, - | ·17 | | -C8, - | A7 | Unit | |---------------------------------------|-------------------------------------------------------------------------------------------|-----|--------------|---------|-----|--------|---------|-----|--------|---------|------| | Symbol | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | t <sub>DUTY</sub> | TX output clock duty<br>cycle for both True and<br>Emulated Differential I/O<br>Standards | 45 | 50 | 55 | 45 | 50 | 55 | 45 | 50 | 55 | % | | <sup>†</sup> RISE & <sup>†</sup> FALL | True Differential I/O<br>Standards | _ | _ | 200 | _ | _ | 200 | _ | _ | 200 | ps | | | Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks | _ | _ | 250 | _ | _ | 250 | _ | _ | 300 | ps | | | Emulated Differential I/O<br>Standards with One<br>External Output Resistor<br>Network | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | | True Differential I/O<br>Standards | _ | _ | 200 | _ | _ | 250 | _ | _ | 250 | ps | | TCCS | Emulated Differential I/O<br>Standards with Three<br>External Output Resistor<br>Networks | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | | Emulated Differential I/O<br>Standards with One<br>External Output Resistor<br>Network | _ | _ | 300 | _ | _ | 300 | _ | _ | 300 | ps | | Receiver | | | | | | | | | | | | | f (data rato) | SERDES factor<br>J = 4 to 10 (5) | (6) | _ | 875 (7) | (6) | _ | 840 (7) | (6) | _ | 640 (7) | Mbps | | f <sub>HSDR</sub> (data rate) | SERDES factor J = 1 to 2,<br>Uses DDR Registers | (6) | _ | (9) | (6) | _ | (9) | (6) | _ | (9) | Mbps | | Sampling Window | _ | _ | _ | 350 | _ | _ | 350 | | | 350 | ps | ### Notes to Table 27: - (1) When $J=1\ \text{or}\ 2$ , bypass the serializer/deserializer (SERDES) block. - (2) For LVDS applications, you must use the PLLs in integer PLL mode. - (3) This is achieved by using the LVDS clock network. - (4) Clock Boost Factor (W) is the ratio between the input data rate and the input clock rate. - (5) The F<sub>max</sub> specification is based on the fast clock used for serial data. The interface F<sub>max</sub> is also dependent on the parallel clock domain which is design dependent and requires timing analysis. - (6) The minimum specification depends on the clock source (for example, the PLL and clock pin) and the clock routing resource (global, regional, or local) that you use. The I/O differential buffer and input register do not have a minimum toggle rate. - (7) You must calculate the leftover timing margin in the receiver by performing link timing closure analysis. You must consider the board skew margin, transmitter channel-to-channel skew, and receiver sampling margin to determine the leftover timing margin. - (8) The specifications are retrieved without partial reconfiguration support. - (9) The maximum ideal data rate is the SERDES factor (J) x PLL max output frequency (f<sub>out</sub>), provided you can close the design timing and the signal integrity simulation is clean. You can estimate the achievable maximum data rate by performing link timing closure analysis. You must consider the board skew margin, transmitter delay margin, and receiver sampling margin to determine the maximum data rate supported. Page 30 Switching Characteristics ### DLL Range, DQS Logic Block and Memory Output Clock Jitter Specifications Table 28 lists the DLL operating frequency range specifications for Cyclone V devices. Table 28. DLL Operating Frequency Range Specifications for Cyclone V Devices | Parameter | -C6 | <b>−C7</b> , <b>−I7</b> | -C8 | Unit | |-------------------------------|-----------|-------------------------|-----------|------| | DLL operating frequency range | 167 – 400 | 167 – 400 | 167 – 333 | MHz | Table 29 lists the DQS phase shift error for Cyclone V devices. This error specification is the absolute maximum and minimum error. Table 29. DQS Phase Shift Error Specification for DLL-Delayed Clock (t<sub>DQS\_PSERR</sub>) for Cyclone V Devices (1) — Preliminary | Number of DQS Delay Buffer | <b>-C</b> 6 | <b>−</b> C7, −I7 | <b>-C8</b> | Unit | |----------------------------|-------------|------------------|------------|------| | 2 | 40 | 80 | 80 | ps | Note to Table 29: Table 30 lists the memory output clock jitter specifications for Cyclone V devices. The memory output clock jitter measurements are for 200 consecutive clock cycles, as specified in the JEDEC DDR2/DDR3 SDRAM standard. The memory output clock jitter is applicable when an input jitter of 30 ps (p-p) is applied with bit error rate (BER) $10^{-12}$ , equivalent to 14 sigma. Altera recommends using the UniPHY intellectual property (IP) with PHYCLK connections for better jitter performance. Table 30. Memory Output Clock Jitter Specification for Cyclone V Devices—Preliminary | Davamatar | Clock | Cumbal | -( | C6 | -C7 | , <b>–</b> I7 | -( | <b>C8</b> | Ilmit | |------------------------------|---------|-----------------------|-----|-----|-----|---------------|-----|-----------|-------| | Parameter | Network | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Clock period jitter | PHYCLK | t <sub>JIT(per)</sub> | -90 | 90 | -90 | 90 | -90 | 90 | ps | | Cycle-to-cycle period jitter | PHYCLK | t <sub>JIT(cc)</sub> | 180 | | 180 | | 180 | | ps | <sup>(1)</sup> The numbers are preliminary pending silicon characterization. ## **OCT Calibration Block Specifications** Table 31 lists the OCT calibration block specifications for Cyclone V devices. Table 31. OCT Calibration Block Specifications for Cyclone V Devices—*Preliminary* | Symbol | Description | Min | Тур | Max | Unit | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------| | OCTUSRCLK | Clock required by OCT calibration blocks | _ | _ | 20 | MHz | | T <sub>OCTCAL</sub> | Number of OCTUSRCLK clock cycles required for R <sub>S</sub> OCT /R <sub>T</sub> OCT calibration | _ | 1000 | _ | Cycles | | T <sub>OCTSHIFT</sub> | Number of OCTUSRCLK clock cycles required for OCT code to shift out | _ | 32 | _ | Cycles | | T <sub>RS_RT</sub> | Time required between the $\tt dyn\_term\_ctrl$ and oe signal transitions in a bidirectional I/O buffer to dynamically switch between $R_S$ OCT and $R_T$ OCT | _ | 2.5 | _ | ns | Figure 3 shows the timing diagram for the oe and dyn\_term\_ctrl signals. Figure 3. Timing Diagram for the oe and dyn\_term\_ctrl Signals ## **Duty Cycle Distortion (DCD) Specifications** Table 32 lists the worst-case DCD for Cyclone V devices. The output DCD cycle only applies to the I/O buffer. It does not cover the system DCD. Table 32. Worst-Case DCD on I/O Pins for Cyclone V Devices—Preliminary | Cumbal | _ | - <b>C</b> 6 | | <b>−</b> C7, −I7 | | <b>−C8, −A7</b> | | |-------------------|-----|--------------|-----|------------------|-----|-----------------|------| | Symbol | Min | Max | Min | Max | Min | Max | Unit | | Output Duty Cycle | 45 | 55 | 45 | 55 | 45 | 55 | % | Page 32 Switching Characteristics # **HPS Specifications** This section provides HPS specifications and timing for Cyclone V devices. For HPS reset, the minimum reset pulse widths for the HPS cold and warm reset signals (HPS\_nRST and HPS\_nPOR) are six clock cycles of HPS\_CLK1. The data in Table 33 through Table 45 is preliminary and pending silicon characterization. ### **HPS Clock Performance** Table 33 lists the HPS clock performance for Cyclone V devices. Table 33. HPS Clock Performance for Cyclone V Devices—Preliminary | Symbol/Description | - <b>C</b> 6 | <b>−C7</b> , <b>−I7</b> | <b>−C8, −A7</b> | Unit | |--------------------|--------------|-------------------------|-----------------|------| | mpu_base_clk | 800 | 800 | 600 | MHz | | main_base_clk | 400 | 400 | 300 | MHz | ## **QSPI Timing Characteristics** Table 34 lists the queued serial peripheral interface (QSPI) timing characteristics for Cyclone V devices. Table 34. QSPI Timing Requirements for Cyclone V Devices—Preliminary | Symbol | Description | Min | Тур | Max | Unit | |------------------------|-------------------------------------------------------------------------------|-----|-----|-----|------| | F <sub>clk</sub> | CLK clock frequency | _ | _ | 108 | MHz | | T <sub>dutycycle</sub> | QSPI_CLK duty cycle | TBD | _ | TBD | % | | T <sub>dssfrst</sub> | Output delay QSPI_SS valid before first clock edge | 8 | _ | TBD | ns | | T <sub>dsslst</sub> | Output delay QSPI_SS valid after last clock edge | 8 | _ | TBD | ns | | T <sub>dio</sub> | IO Data output delay | -1 | _ | 1 | ns | | T <sub>dinmax</sub> | Maximum data input delay from falling edge of QSPI_CLK to data arrival at SoC | _ | _ | 20 | ns | Figure 4 shows the timing diagram for QSPI timing characteristics. Figure 4. QSPI Timing Diagram ## **SPI Timing Characteristics** Table 35 lists the serial peripheral interface (SPI) master timing characteristics for Cyclone V devices. The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode. Table 35. SPI Master Timing Requirements for Cyclone V Devices—Preliminary | Symbol | Description | Min | Тур | Max | Unit | |------------------------|------------------------------------------------------------------------------|-----|-----|-----|------| | T <sub>clk</sub> | CLK clock period | TBD | 20 | TBD | ns | | T <sub>dutycycle</sub> | SPI_CLK duty cycle | TBD | _ | TBD | % | | T <sub>dssfrst</sub> | Output delay SPI_SS valid before first clock edge | 8 | _ | TBD | ns | | T <sub>dsslst</sub> | Output delay SPI_SS valid after last clock edge | 8 | _ | TBD | ns | | T <sub>dio</sub> | Master-out slave-in (MOSI) output delay | -1 | _ | 1 | ns | | T <sub>dinmax</sub> | Maximum data input delay from falling edge of SPI_CLK to data arrival at SoC | _ | _ | 500 | ns | Figure 5 shows the timing diagram for SPI master timing characteristics. Figure 5. SPI Master Timing Diagram Table 36 lists the SPI slave timing characteristics for Cyclone V devices. The setup and hold times can be used for Texas Instruments SSP mode and National Semiconductor Microwire mode. Table 36. SPI Slave Timing Requirements for Cyclone V Devices—Preliminary (Part 1 of 2) | Symbol | Description | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------|-----|-----|-----|------| | T <sub>clk</sub> | CLK clock period | TBD | 20 | TBD | ns | | T <sub>s</sub> | MOSI Setup time | 5 | _ | TBD | ns | | T <sub>h</sub> | MOSI Hold time | 5 | _ | TBD | ns | | T <sub>suss</sub> | Setup time SPI_SS valid before first clock edge | 8 | _ | TBD | ns | Page 34 Switching Characteristics Table 36. SPI Slave Timing Requirements for Cyclone V Devices—Preliminary (Part 2 of 2) | Symbol | Description | Min | Тур | Max | Unit | |------------------|----------------------------------------------|-----|-----|-----|------| | T <sub>hss</sub> | Hold time SPI_SS valid after last clock edge | 8 | _ | TBD | ns | | T <sub>d</sub> | Master-in slave-out (MISO) output delay | TBD | | 6 | ns | Figure 6 shows the timing diagram for SPI slave timing characteristics. Figure 6. SPI Slave Timing Diagram # **SD/MMC Timing Characteristics** Table 37 lists the secure digital (SD)/MultiMediaCard (MMC) timing characteristics for Cyclone V devices. Table 37. SD/MMC Timing Requirements for Cyclone V Devices—Preliminary | Symbol | Description | Min | Max | Unit | |------------------------|--------------------------------------------------------------------------|-----|-----|------| | T <sub>clk</sub> | SDMMC_CLK_OUT clock period | 20 | TBD | ns | | T <sub>dutycycle</sub> | SDMMC_CLK_OUT duty cycle | TBD | TBD | % | | T <sub>d</sub> | SDMMC_CMD/SDMMC_D output delay | TBD | 6 | ns | | T <sub>dinmax</sub> | Maximum input delay from rising edge of SDMMC_CLK to data arrival at SoC | _ | 25 | ns | Figure 7 shows the timing diagram for SD/MMC timing characteristics. Figure 7. SD/MMC Timing Diagram ## **USB Timing Characteristics** Table 38 lists the USB timing characteristics for Cyclone V devices. Table 38. USB Timing Requirements for Cyclone V Devices—Preliminary | Symbol | Description | Min | Тур | Max | Unit | |------------------|----------------------------------------------|-----|-------|-----|------| | T <sub>clk</sub> | USB CLK clock period | TBD | 16.67 | TBD | ns | | T <sub>d</sub> | CLK to USB_STP/USB_DATA[7:0] output delay | TBD | _ | 8 | ns | | T <sub>su</sub> | Setup time for USB_DIR/USB_NXT/USB_DATA[7:0] | 2 | _ | TBD | ns | | T <sub>h</sub> | Hold time for USB_DIR/USB_NXT/USB_DATA[7:0] | 1.5 | | TBD | ns | Figure 8 shows the timing diagram for USB timing characteristics. Figure 8. USB Timing Diagram ### **Ethernet Media Access Controller (EMAC) Timing Characteristics** Table 39 lists the reduced gigabit media independent interface (RGMII) TX timing characteristics for Cyclone V devices. Table 39. RGMII TX Timing Requirements for Cyclone V Devices—Preliminary | Symbol | Description | Min | Тур | Max | Unit | |-------------------------------|----------------------------------------|------|-----|-----|------| | T <sub>clk</sub> (1000Base-T) | TX_CLK clock period | TBD | 8 | TBD | ns | | T <sub>clk</sub> (100Base-T) | TX_CLK clock period | TBD | 40 | TBD | ns | | T <sub>clk</sub> (10Base-T) | TX_CLK clock period | TBD | 400 | TBD | ns | | T <sub>dutycycle</sub> | TX_CLK duty cycle | TBD | _ | TBD | % | | T <sub>d</sub> | TX_CLK to TXD/TX_CTL output data delay | -0.5 | _ | 0.5 | ns | Page 36 Switching Characteristics Figure 9 shows the timing diagram for RGMII TX timing characteristics. Figure 9. RGMII TX Timing Diagram Table 40 lists the RGMII RX timing characteristics for Cyclone V devices. Table 40. RGMII RX Timing Requirements for Cyclone V Devices—Preliminary | Symbol | Description | Min | Тур | Max | Unit | |-------------------------------|------------------------|-----|-----|-----|------| | T <sub>clk</sub> (1000Base-T) | RX_CLK clock period | TBD | 8 | TBD | ns | | T <sub>clk</sub> (100Base-T) | RX_CLK clock period | TBD | 40 | TBD | ns | | T <sub>clk</sub> (10Base-T) | RX_CLK clock period | TBD | 400 | TBD | ns | | T <sub>su</sub> | RX_D/RX_CTL setup time | 1 | _ | TBD | ns | | T <sub>h</sub> | RX_D/RX_CTL hold time | 1 | _ | TBD | ns | Figure 10 shows the timing diagram for RGMII RX timing characteristics. Figure 10. RGMII RX Timing Diagram Table 41 lists the management data input/output (MDIO) timing characteristics for Cyclone V devices. Table 41. MDIO Timing Requirements for Cyclone V Devices—*Preliminary* | Symbol | Description | Min | Тур | Max | Unit | |------------------|-------------------------------|-----|-----|-----|------| | T <sub>clk</sub> | MDC clock period | TBD | 400 | TBD | ns | | T <sub>d</sub> | MDC to MDIO output data delay | 10 | _ | TBD | ns | | T <sub>s</sub> | Setup time for MDIO data | 10 | _ | TBD | ns | | T <sub>h</sub> | Hold time for MDIO data | 10 | _ | TBD | ns | Switching Characteristics Page 37 Figure 11 shows the timing diagram for MDIO timing characteristics. Figure 11. MDIO Timing Diagram # I<sup>2</sup>C Timing Characteristics Table 42 lists the I<sup>2</sup>C timing characteristics for Cyclone V devices. Table 42. I<sup>2</sup>C Timing Requirements for Cyclone V Devices—*Preliminary* | Cumbal | Bassistian | Standard Mode | | Fast Mode | | 11 | |----------------------|---------------------------------------------------|---------------|------|-----------|-----|------| | Symbol | Description | Min | Max | Min | Max | Unit | | T <sub>clk</sub> | Serial clock (SCL) clock period | TBD | 10 | TBD | 2.5 | μs | | T <sub>clkhigh</sub> | SCL high time | 4 | TBD | 0.6 | TBD | μs | | T <sub>clklow</sub> | SCL low time | 4.7 | TBD | 1.3 | TBD | μs | | T <sub>s</sub> | Setup time for serial data line (SDA) data to SCL | 250 | TBD | 100 | TBD | ns | | T <sub>h</sub> | Hold time for SCL to SDA data | TBD | 3.45 | TBD | 0.9 | μs | | T <sub>d</sub> | SCL to SDA output data delay | 8 | TBD | 8 | TBD | ns | Figure 12 shows the timing diagram for I<sup>2</sup>C timing characteristics. Figure 12. I<sup>2</sup>C Timing Diagram ### **NAND Timing Characteristics** Table 43 lists the NAND timing characteristics for Cyclone V devices. Table 43. NAND ONFI 1.0 Timing Requirements for Cyclone V Devices—Preliminary (Part 1 of 2) | Symbol | Description | Min | Max | Unit | |--------------------|-------------------------------------------------|-----|-----|------| | T <sub>wp</sub> | Write enable pulse width | 10 | TBD | ns | | T <sub>wh</sub> | Write enable hold time | 7 | TBD | ns | | T <sub>rp</sub> | Read Enable pulse width | 10 | TBD | ns | | T <sub>reh</sub> | Read enable holdtime | 7 | TBD | ns | | T <sub>clesu</sub> | Command latch enable to write enable setup time | 10 | TBD | ns | | T <sub>cleh</sub> | Command latch enable to write enable hold time | 5 | TBD | ns | Page 38 Switching Characteristics Table 43. NAND ONFI 1.0 Timing Requirements for Cyclone V Devices—*Preliminary* (Part 2 of 2) | Symbol | Description | Min | Max | Unit | |--------------------|-------------------------------------------------|-----|-----|------| | T <sub>cesu</sub> | Chip enable to write enable setup time | 15 | TBD | ns | | T <sub>ceh</sub> | Chip enable to write enable hold time | 5 | TBD | ns | | T <sub>alesu</sub> | Address latch enable to write enable setup time | 10 | TBD | ns | | T <sub>aleh</sub> | Address latch enable to write enable hold time | 5 | TBD | ns | | T <sub>dsu</sub> | Data to write enable setup time | 10 | TBD | ns | | T <sub>dh</sub> | Data to write enable hold time | 5 | TBD | ns | | T <sub>drb</sub> | Write enable high to ready/busy low | TBD | 100 | ns | | T <sub>cea</sub> | Chip enable to data access time | TBD | 25 | ns | | T <sub>rea</sub> | Read enable to data access time | TBD | 16 | ns | | T <sub>rhz</sub> | Read enable to data high impedance | TBD | 100 | ns | | T <sub>rb</sub> | Ready to read enable low | 20 | TBD | ns | Figure 13 shows the timing diagram for NAND command latch timing characteristics. Figure 13. NAND Command Latch Timing Diagram Switching Characteristics Page 39 Figure 14 shows the timing diagram for NAND address latch timing characteristics. Figure 14. NAND Address Latch Timing Diagram Figure 15 shows the timing diagram for NAND data write timing characteristics. Figure 15. NAND Data Write Timing Diagram Page 40 Switching Characteristics Figure 16 shows the timing diagram for NAND data read timing characteristics. Figure 16. NAND Data Read Timing Diagram ### **ARM Trace Timing Characteristics** Table 44 lists the ARM trace timing characteristics for Cyclone V devices. Table 44. ARM Trace Timing Requirements for Cyclone V Devices—Preliminary | Description | Min | Тур | Max | Unit | |---------------------------------|-----|-----|-----|------| | CLK clock period | TBD | 8 | TBD | ns | | CLK maximum duty cycle | TBD | _ | TBD | % | | CLK to D0 –D7 output data delay | -1 | _ | 1 | ns | ### **UART Interface** The maximum UART baud rate is 6.25 megasymbols per second. #### **GPIO** Interface Table 45 lists the general-purpose I/O (GPIO) pulse width for Cyclone V devices. Table 45. GPIO Pulse Width for Cyclone V Devices—Preliminary | Description | Min | Max | Unit | |--------------------------------|-----|-----|------| | Minimum detectable pulse width | 40 | TBD | ns | ### **CAN Interface** The maximum controller area network (CAN) data rate is 1 Mbps. # **Configuration Specification** This section provides configuration specifications and timing for Cyclone V devices. # **POR Specifications** Table 46 lists the specifications for fast and standard POR delay for Cyclone V devices. Table 46. Fast and Standard POR Delay Specification for Cyclone V Devices (1) | POR Delay | Minimum | Maximum | Unit | |-----------|---------|---------|------| | Fast (2) | 4 | 12 | ms | | Standard | 100 | 300 | ms | #### Notes to Table 46: - (1) Select the POR delay based on the MSEL setting as described in the "Configuration Schemes for Cyclone V Devices" table in the Configuration, Design Security, and Remote System Upgrades in Cyclone V Devices chapter. - (2) The maximum pulse width of the fast POR delay is 12 ms, providing enough time for the PCIe hard IP to initialize after the POR trip. # **JTAG Configuration Timing** Table 47 lists the JTAG timing parameters and values for Cyclone V devices. Table 47. JTAG Timing Parameters and Values for Cyclone V Devices—*Preliminary* | Symbol | Description | Min | Max | Unit | |-------------------------|------------------------------------------|--------------------|-------------------|------| | t <sub>JCP</sub> | TCK clock period | 30 | _ | ns | | t <sub>JCP</sub> | TCK clock period | 167 <sup>(1)</sup> | _ | ns | | t <sub>JCH</sub> | TCK clock high time | 14 | _ | ns | | t <sub>JCL</sub> | TCK clock low time | 14 | _ | ns | | t <sub>JPSU (TDI)</sub> | TDI JTAG port setup time | 1 | _ | ns | | t <sub>JPSU (TMS)</sub> | TMS JTAG port setup time | 3 | _ | ns | | t <sub>JPH</sub> | JTAG port hold time | 5 | _ | ns | | t <sub>JPCO</sub> | JTAG port clock to output | _ | 11 <sup>(2)</sup> | ns | | t <sub>JPZX</sub> | JTAG port high impedance to valid output | _ | 14 (2) | ns | | t <sub>JPXZ</sub> | JTAG port valid output to high impedance | _ | 14 (2) | ns | #### Notes to Table 47: - (1) The minimum TCK clock period is 167 ns if $V_{CCBAT}$ is within the range 1.2 V 1.5 V when you perform the volatile key programming. - (2) A 1 ns adder is required for each $V_{CCIO}$ voltage step down from 3.0 V. For example, $t_{JPCO} = 12$ ns if $V_{CCIO}$ of the TDO I/O bank = 2.5 V, or 13 ns if it equals 1.8 V. Page 42 Configuration Specification # **FPP Configuration Timing** This section describes the fast passive parallel (FPP) configuration timing parameters for Cyclone V devices. ### DCLK-to-DATA[] Ratio (r) for FPP Configuration FPP configuration requires a different DCLK-to-DATA[] ratio when you turn on encryption or the compression feature. Depending on the DCLK-to-DATA[] ratio, the host must send a DCLK frequency that is r times the DATA[] rate in byte per second (Bps) or word per second (Wps). For example, in FPP x16 where the r is 2, the DCLK frequency must be 2 times the DATA[] rate in Wps. Cyclone V devices use additional clock cycles to decrypt and decompress the configuration data. Table 48 lists the DCLK-to-DATA[] ratio for each combination. Table 48. DCLK-to-DATA[] Ratio for Cyclone V Devices—Preliminary | Configuration Scheme | Encryption | Compression | DCLK-to-DATA[] ratio (r) | |----------------------|------------|-------------|--------------------------| | | Off | Off | 1 | | FPP (8-bit wide) | On | Off | 1 | | TFF (0-bit wide) | Off | On | 2 | | | On | On | 2 | | | Off | Off | 1 | | EDD (16 hit wide) | On | Off | 2 | | FPP (16-bit wide) | Off | On | 4 | | | On | On | 4 | If the DCLK-to-DATA[] ratio is greater than 1, at the end of configuration, you can only stop the DCLK (DCLK-to-DATA[] ratio -1) clock cycles after the last data is latched into the Cyclone V device. ### FPP Configuration Timing when DCLK to DATA[] = 1 Figure 17 shows the timing waveform for an FPP configuration when using a MAX<sup>®</sup> II device as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is 1. When you enable decompression or the design security feature, the DCLK-to-DATA[] ratio varies for FPP x8 and FPP x16. For the respective DCLK-to-DATA[] ratio, refer to Table 48 on page 1–42. Figure 17. DCLK-to-DATA[] FPP Configuration Timing Waveform for Cyclone V Devices When the Ratio is 1 (1) #### Notes to Figure 17: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic-high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power up, the Cyclone V device holds nSTATUS low for the time of the POR delay. - (3) After power up, before and during configuration, CONF DONE is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) For FPP x16, use DATA [15..0]. For FPP x8, use DATA [7..0]. DATA [15..0] are available as a user I/O pin after configuration. The state of this pin depends on the dual-purpose pin settings. - (6) To ensure a successful configuration, send the entire configuration data to the Cyclone V device. CONF\_DONE is released high when the Cyclone V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (7) After the option bit to enable the INIT DONE pin is configured into the device, INIT DONE goes low. Page 44 Configuration Specification Table 49 lists the timing parameters for Cyclone V devices for an FPP configuration when the DCLK-to-DATA[] ratio is 1. Table 49. DCLK-to-DATA[] FPP Timing Parameters for Cyclone V Devices When the Ratio is 1—Preliminary | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------|--------| | t <sub>CF2CD</sub> | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | $t_{\text{CFG}}$ | nconfig low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506 <sup>(1)</sup> | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1506 <sup>(2)</sup> | μs | | t <sub>CF2CK</sub> | nCONFIG high to first rising edge on DCLK | 1506 | _ | μs | | t <sub>ST2CK</sub> | nstatus high to first rising edge of DCLK | 2 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | t <sub>CL</sub> | DCLK low time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency (FPP x8 and x16) | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 17,408 | _ | Cycles | ### Notes to Table 49: - (1) You can obtain this value if you do not delay configuration by extending the nCONFIG or nSTATUS low pulse width. - (2) You can obtain this value if you do not delay configuration by externally holding ${\tt nSTATUS}$ low. - (3) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. ### FPP Configuration Timing when DCLK to DATA[] > 1 Figure 18 shows the timing waveform for an FPP configuration when using a MAX II device or microprocessor as an external host. This waveform shows timing when the DCLK-to-DATA[] ratio is more than 1. Figure 18. FPP Configuration Timing Waveform for Cyclone V Devices When the DCLK-to-DATA[] Ratio is > 1 $^{(1)}$ #### Notes to Figure 18: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power up, the Cyclone V device holds nSTATUS low for the time as specified by the POR delay. - (3) After power up, before and during configuration, CONF\_DONE is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) "r" denotes the DCLK-to-DATA[] ratio. For the DCLK-to-DATA[] ratio based on the decompression and the design security feature enable settings, refer to Table 48 on page 1–42. - (6) If needed, pause DCLK by holding it low. When DCLK restarts, the external host must provide data on the DATA [15..0] pins prior to sending the first DCLK rising edge. - (7) To ensure a successful configuration, send the entire configuration data to the Cyclone V device. CONF\_DONE is released high after the Cyclone V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (8) After the option bit to enable the INIT\_DONE pin is configured into the device, INIT\_DONE goes low. Page 46 Configuration Specification Table 50 lists the timing parameters for Cyclone V devices when the DCLK-to-DATA [] ratio is more than 1. Table 50. DCLK-to-DATA[] FPP Timing Parameters for Cyclone V Devices when the Ratio is > 1 (1)—Preliminary | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------|--------| | t <sub>CF2CD</sub> | nconfig low to conf_done low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nconfig low to nstatus low | _ | 600 | ns | | t <sub>CFG</sub> | nconfig low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506 <sup>(2)</sup> | μs | | t <sub>CF2ST1</sub> | nconfig high to nstatus high | _ | 1506 <sup>(3)</sup> | μs | | t <sub>CF2CK</sub> | nCONFIG high to first rising edge on DCLK | 1506 | _ | μs | | t <sub>ST2CK</sub> | nstatus high to first rising edge of DCLK | 2 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | N - 1/f <sub>DCLK</sub> (4) | _ | S | | t <sub>CH</sub> | DCLK high time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | t <sub>CL</sub> | DCLK low time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency (FPP x8 and x16) | _ | 125 | MHz | | t <sub>R</sub> | Input rise time | _ | 40 | ns | | t <sub>F</sub> | Input fall time | _ | 40 | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (5) | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 × maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 17,408 | | Cycles | #### Notes to Table 50: - (1) Use these timing parameters when you use decompression and the design security features. - (2) This value can be obtained if you do not delay configuration by extending the nconfig or nstatus low pulse width. - (3) This value can be obtained if you do not delay configuration by externally holding ${\tt nSTATUS}$ low. - (4) N is the DCLK-to-DATA[] ratio and $f_{DCLK}$ is the DCLK frequency of the system. - (5) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. # **AS Configuration Timing** Figure 19 shows the timing waveform for the active serial (AS) x1 mode and AS x4 mode configuration timing. Figure 19. AS Configuration Timing Waveform for Cyclone V Devices #### Notes to Figure 19: - (1) If you are using AS x4 mode, this signal represents the AS DATA[3..0] and EPCQ sends in 4-bits of data for each DCLK cycle. - (2) The initialization clock can be from the internal oscillator or the CLKUSR pin. - (3) After the option bit to enable the INIT DONE pin is configured into the device, INIT DONE goes low. Table 51 lists the timing parameters for AS x1 and AS x4 configurations in Cyclone V devices. The minimum and maximum numbers apply to both the internal oscillator and CLKUSR when either one is used as the clock source for device configuration. The $t_{CF2CD}$ , $t_{CF2ST0}$ , $t_{CFG}$ , $t_{STATUS}$ , and $t_{CF2ST1}$ timing parameters are identical to the timing parameters for passive serial (PS) mode listed in Table 53 on page 1–49. You can obtain the $t_{CF2ST1}$ value if you do not delay configuration by externally holding nSTATUS low. Table 51. AS Timing Parameters for AS x1 and x4 Configurations in Cyclone V Devices—Preliminary | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------|--------| | t <sub>CO</sub> | DCLK falling edge to the AS_DATAO/ASDO output | _ | 4 | μs | | t <sub>SU</sub> | Data setup time before the falling edge on DCLK | 1.5 | _ | ns | | t <sub>DH</sub> | Data hold time after the falling edge on DCLK | 0 | _ | ns | | t <sub>CD2UM</sub> | CONF_DONE high to user mode | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 x maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 17,408 | _ | Cycles | Page 48 Configuration Specification Table 52 lists the internal clock frequency specification for the AS configuration scheme. The DCLK frequency specification applies when you use the internal oscillator as the configuration clock source. The AS multi-device configuration scheme does not support DCLK frequency of 100 MHz. Table 52. DCLK Frequency Specification in the AS Configuration Scheme for Cyclone V Devices—Preliminary | Parameter | Minimum | Typical | Maximum | Unit | |-------------------------------|---------|---------|---------|------| | | 5.3 | 7.9 | 12.5 | MHz | | DCLK frequency in AS | 10.6 | 15.7 | 25.0 | MHz | | configuration scheme | 21.3 | 31.4 | 50.0 | MHz | | | 42.6 | 62.9 | 100.0 | MHz | | Remote update only in AS mode | _ | _ | 12.5 | MHz | # **PS Configuration Timing** Figure 20 shows the timing waveform for a PS configuration when using a MAX II device or microprocessor as an external host. Figure 20. PS Configuration Timing Waveform for Cyclone V Devices (1) #### Notes to Figure 20: - (1) The beginning of this waveform shows the device in user mode. In user mode, nCONFIG, nSTATUS, and CONF\_DONE are at logic high levels. When nCONFIG is pulled low, a reconfiguration cycle begins. - (2) After power up, the Cyclone V device holds nSTATUS low for the time of the POR delay. - (3) After power up, before and during configuration, CONF DONE is low. - (4) Do not leave DCLK floating after configuration. You can drive it high or low, whichever is more convenient. - (5) To ensure a successful configuration, send the entire configuration data to the Cyclone V device. CONF\_DONE is released high after the Cyclone V device receives all the configuration data successfully. After CONF\_DONE goes high, send two additional falling edges on DCLK to begin initialization and enter user mode. - (6) After the option bit to enable the <code>INIT\_DONE</code> pin is configured into the device, <code>INIT\_DONE</code> goes low. Table 53 lists the PS timing parameter for Cyclone V devices. Table 53. PS Timing Parameters for Cyclone V Devices—Preliminary | Symbol | Parameter | Minimum | Maximum | Unit | |---------------------|-----------------------------------------------------------|----------------------------------------------------------|---------------------|--------| | t <sub>CF2CD</sub> | nCONFIG low to CONF_DONE low | _ | 600 | ns | | t <sub>CF2ST0</sub> | nCONFIG low to nSTATUS low | _ | 600 | ns | | t <sub>CFG</sub> | nCONFIG low pulse width | 2 | _ | μs | | t <sub>STATUS</sub> | nstatus low pulse width | 268 | 1506 <sup>(1)</sup> | μs | | t <sub>CF2ST1</sub> | nCONFIG high to nSTATUS high | _ | 1506 <sup>(2)</sup> | μs | | t <sub>CF2CK</sub> | nCONFIG high to first rising edge on DCLK | 1506 | _ | μs | | t <sub>ST2CK</sub> | nSTATUS high to first rising edge of DCLK | 2 | _ | μs | | t <sub>DSU</sub> | DATA[] setup time before rising edge on DCLK | 5.5 | _ | ns | | t <sub>DH</sub> | DATA[] hold time after rising edge on DCLK | 0 | _ | ns | | t <sub>CH</sub> | DCLK high time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | t <sub>CL</sub> | DCLK low time | 0.45 x 1/f <sub>MAX</sub> | _ | S | | t <sub>CLK</sub> | DCLK period | 1/f <sub>MAX</sub> | _ | S | | f <sub>MAX</sub> | DCLK frequency | _ | 125 | MHz | | t <sub>CD2UM</sub> | CONF_DONE high to user mode (3) | 175 | 437 | μs | | t <sub>CD2CU</sub> | CONF_DONE high to CLKUSR enabled | 4 x maximum DCLK period | _ | _ | | t <sub>CD2UMC</sub> | CONF_DONE high to user mode with CLKUSR option on | t <sub>CD2CU</sub> + (T <sub>init</sub> x CLKUSR period) | _ | _ | | T <sub>init</sub> | Number of clock cycles required for device initialization | 17,408 | _ | Cycles | ### Notes to Table 53: - (1) You can obtain this value if you do not delay configuration by extending the nconfig or nstatus low pulse width. - (2) You can obtain this value if you do not delay configuration by externally holding ${\tt nstatus}$ low. - (3) The minimum and maximum numbers apply only if you chose the internal oscillator as the clock source for initializing the device. Page 50 Configuration Specification ### Initialization Table 54 lists the initialization clock source option, the applicable configuration schemes, and the maximum frequency for Cyclone V devices. Table 54. Initialization Clock Source Option and the Maximum Frequency for Cyclone V Devices | Initialization Clock Source | Configuration Schemes | Maximum<br>Frequency<br>(MHz) | Minimum Number of<br>Clock Cycles | |-----------------------------|-----------------------|-------------------------------|-----------------------------------| | Internal Oscillator | AS, PS, and FPP | 12.5 | | | CLKUSR (1) | PS and FPP | 125 | T <sub>init</sub> | | CHURKITY | AS | 100 | | #### Note to Table 54: ## **Configuration Files** Use Table 55 to estimate the file size before design compilation. Different configuration file formats, such as a hexadecimal file (.hex) or tabular text file (.ttf) format, have different file sizes. For the different types of configuration file and file sizes, refer to the Quartus II software. However, for a specific version of the Quartus II software, any design targeted for the same device has the same uncompressed configuration file size. Table 55 lists the uncompressed raw binary file (.rbf) sizes for Cyclone V devices. Table 55. Uncompressed .rbf Sizes for Cyclone V Devices—Preliminary (Part 1 of 2) | Variant | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) | |----------------------------|-------------------|--------------------------------|------------------------| | | A2 | 21,061,120 | 275,608 | | | A4 | 21,061,120 | 275,608 | | Cyclone V E <sup>(1)</sup> | A5 | 33,958,336 | 322,072 | | | A7 | 56,167,328 | 435,288 | | | A9 | 102,871,552 | 400,408 | | | C3 | 14,512,096 | 320,280 | | | C4 | 33,958,336 | 322,072 | | Cyclone V GX | C5 | 33,958,336 | 322,072 | | | <b>C</b> 7 | 56,167,328 | 435,288 | | | C9 | 102,871,552 | 400,408 | | | D5 | 33,958,336 | 322,072 | | Cyclone V GT | D7 | 56,167,328 | 435,288 | | | D9 | 102,871,552 | 400,408 | | | A2 <sup>(2)</sup> | 33,958,336 | 322,072 | | Cyclone V SE (1) | A4 <sup>(2)</sup> | 33,958,336 | 322,072 | | Cyclotte v SE 17 | A5 | 56,057,408 | 324,888 | | | A6 | 56,057,408 | 324,888 | <sup>(1)</sup> To enable CLKUSR as the initialization clock source, turn on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II software from the General panel of the Device and Pin Options dialog box. Table 55. Uncompressed .rbf Sizes for Cyclone V Devices—*Preliminary* (Part 2 of 2) | Variant | Member Code | Configuration .rbf Size (bits) | IOCSR .rbf Size (bits) | |--------------|-------------------|--------------------------------|------------------------| | | C2 <sup>(2)</sup> | 33,958,336 | 322,072 | | Cyclone V SV | C4 <sup>(2)</sup> | 33,958,336 | 322,072 | | Cyclone V SX | C5 | 56,057,408 | 324,888 | | | C6 | 56,057,408 | 324,888 | | Cyclone V ST | D5 | 56,057,408 | 324,888 | | | D6 | 56,057,408 | 324,888 | #### Notes to Table 55: - (1) No PCle hard IP, configuration via protocol (CvP) is not supported in this family. - (2) This device will be supported in a future release of the Quartus II software. Table 56 lists the minimum configuration time estimation for Cyclone V devices. The estimated values are based on the configuration .rbf sizes in Table 55. Table 56. Minimum Configuration Time Estimation for Cyclone V Devices—*Preliminary* (Part 1 of 2) | | | Active Serial <sup>(1)</sup> | | | Fast Passive Parallel (2) | | | | |--------------|-------------|------------------------------|---------------|---------------------------------------|---------------------------|---------------|---------------------------------------|--| | Variant | Member Code | Width | DCLK<br>(MHz) | Minimum<br>Configuration<br>Time (ms) | Width | DCLK<br>(MHz) | Minimum<br>Configuration Time<br>(ms) | | | | A2 | 4 | 100 | 53 | 16 | 125 | 11 | | | | A4 | 4 | 100 | 53 | 16 | 125 | 11 | | | Cyclone V E | A5 | 4 | 100 | 85 | 16 | 125 | 17 | | | | A7 | 4 | 100 | 140 | 16 | 125 | 28 | | | | A9 | 4 | 100 | 257 | 16 | 125 | 51 | | | | C3 | 4 | 100 | 36 | 16 | 125 | 7 | | | | C4 | 4 | 100 | 85 | 16 | 125 | 17 | | | Cyclone V GX | C5 | 4 | 100 | 85 | 16 | 125 | 17 | | | | C7 | 4 | 100 | 140 | 16 | 125 | 28 | | | | C9 | 4 | 100 | 257 | 16 | 125 | 51 | | | | D5 | 4 | 100 | 85 | 16 | 125 | 17 | | | Cyclone V GT | D7 | 4 | 100 | 140 | 16 | 125 | 28 | | | | D9 | 4 | 100 | 257 | 16 | 125 | 51 | | | | A2 | 4 | 100 | 85 | 16 | 125 | 17 | | | Cyclone V CF | A4 | 4 | 100 | 85 | 16 | 125 | 17 | | | Cyclone V SE | A5 | 4 | 100 | 140 | 16 | 125 | 28 | | | | A6 | 4 | 100 | 140 | 16 | 125 | 28 | | | | C2 | 4 | 100 | 85 | 16 | 125 | 17 | | | Cyclone V CV | C4 | 4 | 100 | 85 | 16 | 125 | 17 | | | Cyclone V SX | C5 | 4 | 100 | 140 | 16 | 125 | 28 | | | | C6 | 4 | 100 | 140 | 16 | 125 | 28 | | Page 52 Configuration Specification | Table 56. | Minimum Confi | uuration Time Estimatio | n for Cvclone V Devices | <i>—Preliminary</i> (Part 2 of 2) | |-----------|---------------|-------------------------|-------------------------|-----------------------------------| | | | garation rimo zotimatio | , | | | | | Active Serial (1) | | | Fast Passive Parallel (2) | | | |--------------|-------------|-------------------|---------------|---------------------------------------|---------------------------|---------------|---------------------------------------| | Variant | Member Code | Width | DCLK<br>(MHz) | Minimum<br>Configuration<br>Time (ms) | Width | DCLK<br>(MHz) | Minimum<br>Configuration Time<br>(ms) | | Cyclone V ST | D5 | 4 | 100 | 140 | 16 | 125 | 28 | | Cyclone v S1 | D6 | 4 | 100 | 140 | 16 | 125 | 28 | #### Notes to Table 55: - (1) DCLK frequency of 100 MHz using external CLKUSR. - (2) Maximum FPGA FPP bandwidth may exceed bandwidth available from some external storage or control logic. ### **Remote System Upgrades Circuitry Timing Specification** Table 57 lists the timing parameter specifications for the remote system upgrade circuitry. Table 57. Remote System Upgrade Circuitry Timing Specification for Cyclone V Devices— *Preliminary* | Parameter | Minimum | Maximum | Unit | |------------------------------|---------|---------|------| | t <sub>MAX_RU_CLK</sub> (1) | _ | 40 | MHz | | t <sub>RU_nCONFIG</sub> (2) | 250 | _ | ns | | t <sub>RU_nRSTIMER</sub> (3) | 250 | _ | ns | #### Notes to Table 57: - (1) This clock is user-supplied to the remote system upgrade circuitry. If you are using the ALTREMOTE\_UPDATE megafunction, the clock user-supplied to the ALTREMOTE\_UPDATE megafunction must meet this specification. - (2) This is equivalent to strobing the reconfiguration input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the "Remote System Upgrade State Machine" section in the Configuration, Design Security, and Remote System Upgrades in Cyclone V Devices chapter. - (3) This is equivalent to strobing the reset timer input of the ALTREMOTE\_UPDATE megafunction high for the minimum timing specification. For more information, refer to the "User Watchdog Timer" section in the Configuration, Design Security, and Remote System Upgrades in Cyclone V Devices chapter. # **User Watchdog Internal Oscillator Frequency Specification** Table 58 lists the frequency specifications for the user watchdog internal oscillator. Table 58. User Watchdog Internal Oscillator Frequency Specifications for Cyclone V Devices— *Preliminary* | Parameter | Minimum | Typical | Maximum | Unit | |---------------------------------------------|---------|---------|---------|------| | User watchdog internal oscillator frequency | 5.3 | 7.9 | 12.5 | MHz | I/O Timing Page 53 # I/O Timing Altera offers two ways to determine I/O timing—the Excel-based I/O Timing and the Quartus II Timing Analyzer. Excel-based I/O timing provides pin timing performance for each device density and speed grade. The data is typically used prior to designing the FPGA to get an estimate of the timing budget as part of the link timing analysis. The Quartus II Timing Analyzer provides a more accurate and precise I/O timing data based on the specifics of the design after you complete place-and-route. You can download the Excel-based I/O Timing spreadsheet from the Cyclone V Devices Documentation webpage. ### **Programmable IOE Delay** Table 59 lists the Cyclone V IOE programmable delay settings. Table 59. IOE Programmable Delay for Cyclone V Devices | Devemeter | Available Minimum<br>Settings Offset | Minimum | Fast Model | | Slow Model | | | | | II:A | |-----------|--------------------------------------|------------|------------|-------|------------|-------|-------|-------|-------|------| | Parameter | | Industrial | Commercial | -C6 | <b>-C7</b> | -C8 | -17 | -A7 | Unit | | | D1 | 31 | 0 | 0.508 | 0.517 | 0.971 | 1.187 | 1.194 | 1.179 | 1.160 | ns | | D3 | 7 | 0 | 1.761 | 1.793 | 3.291 | 4.022 | 3.961 | 3.999 | 3.929 | ns | | D4 | 31 | 0 | 0.510 | 0.519 | 1.180 | 1.187 | 1.195 | 1.180 | 1.160 | ns | | D5 | 31 | 0 | 0.508 | 0.517 | 0.970 | 1.186 | 1.194 | 1.179 | 1.179 | ns | # **Programmable Output Buffer Delay** Table 60 lists the delay chain settings that control the rising and falling edge delays of the output buffer. The default delay is 0 ps. You can set the programmable output buffer delay in the Quartus II software by setting the **Output Buffer Delay Control** assignment to either positive, negative, or both edges, with the specific values stated here (in ps) for the **Output Buffer Delay** assignment. Table 60. Programmable Output Buffer Delay for Cyclone V Devices (1)—Preliminary | Symbol | Parameter | Typical | Unit | |---------------------|----------------------------|-------------|------| | | | 0 (default) | ps | | D <sub>OUTBUF</sub> | Rising and/or falling edge | 50 | ps | | | delay | 100 | ps | | | | 150 | ps | #### Note to Table 60: (1) Pending data extraction from the Quartus II software. Page 54 Glossary # Glossary Table 61 lists the glossary for this datasheet. Table 61. Glossary Table (Part 1 of 4) | Letter | Subject | Definitions | | | |-------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | A<br>B<br>C | _ | _ | | | | D | Differential I/O<br>Standards | Receiver Input Waveforms Single-Ended Waveform Positive Channel (p) = V <sub>IH</sub> Negative Channel (n) = V <sub>IL</sub> Ground Differential Waveform Transmitter Output Waveforms Single-Ended Waveform Positive Channel (p) = V <sub>OD</sub> Positive Channel (p) = V <sub>OD</sub> Positive Channel (p) = V <sub>OD</sub> Positive Channel (p) = V <sub>OD</sub> Positive Channel (p) = V <sub>OD</sub> Positive Channel (p) = V <sub>OD</sub> Negative Channel (p) = V <sub>OD</sub> Positive Channel (p) = V <sub>OD</sub> Positive Channel (p) = V <sub>OD</sub> Negative Channel (p) = V <sub>OD</sub> Positive Channel (p) = V <sub>OD</sub> Negative Channel (p) = V <sub>OD</sub> | | | | E | | Left/right DLL input alcal fraguency | | | | F | f <sub>HSDR</sub> | Left/right PLL input clock frequency. High-speed I/O block—Maximum/minimum LVDS data transfer rate (f <sub>HSDR</sub> = 1/TUI). | | | | G<br>H<br>I | _ | _ | | | Glossary Page 55 Table 61. Glossary Table (Part 2 of 4) | Letter | Subject | Definitions | |------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | J | High-speed I/O block—Deserialization factor (width of parallel data bus). | | J | JTAG Timing<br>Specifications | TDI TCK TDO TDO TDO TDO TDO TDO TDO TD | | K<br>L<br>M<br>N | _ | _ | | | | Diagram of PLL Specifications (1) | | P | PLL<br>Specifications | Switchover CLKOUT Pins four_EXT Core Clock Counters Cucunters Counters | | | | Note: (1) Core Clock can only be fed by dedicated clock input pins or PLL outputs. Some tables show the designation as "Preliminary". Preliminary characteristics are created | | | Preliminary | using simulation results, process data, and other known parameters. Final numbers are based on actual silicon characterization and testing. The numbers reflect the actual performance of the device under worst-case silicon process, voltage, and junction temperature conditions. There are no preliminary designations on finalized tables. | | Q | _ | _ | | R | $R_L$ | Receiver differential input discrete resistor (external to the Cyclone V device). | Page 56 Glossary Table 61. Glossary Table (Part 3 of 4) | Letter | Subject | Definitions | | | |--------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | Sampling window<br>(SW) | Timing Diagram—the period of time during which the data must be valid in order to capture it correctly. The setup and hold times determine the ideal strobe position within the sampling window, as shown: Bit Time 0.5 x TCCS RSKM Sampling Window (SW) RSKM 0.5 x TCCS | | | | S | Single-ended<br>voltage<br>referenced I/O<br>standard | The JEDEC standard for the <b>SSTL</b> and <b>HSTL</b> I/O defines both the AC and DC input signal values. The AC values indicate the voltage levels at which the receiver must meet its timing specifications. The DC values indicate the voltage levels at which the final logic state of the receiver is unambiguously defined. After the receiver input has crossed the AC value, the receiver changes to the new logic state. The new logic state is then maintained as long as the input stays beyond the DC threshold. This approach is intended to provide predictable receiver timing in the presence of input waveform ringing. Single-Ended Voltage Referenced I/O Standard VIHICOS VIHICOS VILIACS VILIACS VILIACS | | | | | t <sub>C</sub> | High-speed receiver/transmitter input and output clock period. | | | | | TCCS (channel-<br>to-channel-skew) | The timing difference between the fastest and slowest output edges, including the $t_{\rm CO}$ variation and clock skew, across channels driven by the same PLL. The clock is included in the TCCS measurement (refer to the <i>Timing Diagram</i> figure under <b>SW</b> in this table). | | | | | t <sub>DUTY</sub> | High-speed I/O block—Duty cycle on high-speed transmitter output clock. | | | | Т | | Timing Unit Interval (TUI) The timing budget allowed for skew, propagation delays, and the data sampling window. (TUI = $1/(\text{Receiver Input Clock Frequency Multiplication Factor}) = t_c/w)$ | | | | | t <sub>FALL</sub> | Signal high-to-low transition time (80-20%) | | | | | t <sub>INCCJ</sub> | Cycle-to-cycle jitter tolerance on the PLL clock input | | | | | t <sub>OUTPJ_IO</sub> | Period jitter on the general purpose I/O driven by a PLL | | | | | t <sub>OUTPJ_DC</sub> | Period jitter on the dedicated clock output driven by a PLL | | | | | t <sub>RISE</sub> | Signal low-to-high transition time (20–80%) | | | | U | _ | _ | | | Document Revision History Page 57 Table 61. Glossary Table (Part 4 of 4) | Letter | Subject | Definitions | |--------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | V <sub>CM(DC)</sub> | DC common mode input voltage. | | | V <sub>ICM</sub> | Input common mode voltage—The common mode of the differential signal at the receiver. | | | V <sub>ID</sub> | Input differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the receiver. | | | V <sub>DIF(AC)</sub> | AC differential input voltage—Minimum AC input differential voltage required for switching. | | | V <sub>DIF(DC)</sub> | DC differential input voltage— Minimum DC input differential voltage required for switching. | | | V <sub>IH</sub> | Voltage input high—The minimum positive voltage applied to the input which is accepted by the device as a logic high. | | | V <sub>IH(AC)</sub> | High-level AC input voltage | | | V <sub>IH(DC)</sub> | High-level DC input voltage | | V | V <sub>IL</sub> | Voltage input low—The maximum positive voltage applied to the input which is accepted by the device as a logic low. | | | V <sub>IL(AC)</sub> | Low-level AC input voltage | | | V <sub>IL(DC)</sub> | Low-level DC input voltage | | | V <sub>OCM</sub> | Output common mode voltage—The common mode of the differential signal at the transmitter. | | | V <sub>OD</sub> | Output differential voltage swing—The difference in voltage between the positive and complementary conductors of a differential transmission at the transmitter. | | | V <sub>SWING</sub> | Differential input voltage | | | V <sub>X</sub> | Input differential cross point voltage | | | V <sub>OX</sub> | Output differential cross point voltage | | W | W | High-speed I/O block—Clock Boost Factor | | X | | | | Υ | _ | _ | | Z | | | # **Document Revision History** Table 62 lists the revision history for this document. Table 62. Document Revision History (Part 1 of 2) | Date | Version | Changes | |-----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 3.4 | ■ Updated Table 20, Table 27, and Table 34. | | | | ■ Updated "UART Interface" and "CAN Interface" sections. | | June 2013 | | Removed the following tables: | | | | ■ Table 45. UART Baud Rate for Cyclone V Devices | | | | ■ Table 47. CAN Pulse Width for Cyclone V Devices | | | | Added Table 33. | | May 2013 | 3.3 | ■ Updated Figure 5, Figure 6, Figure 17, Figure 19, and Figure 20. | | Widy 2010 | 0.0 | <ul><li>Updated Table 1, Table 4, Table 5, Table 10, Table 13, Table 19, Table 20, Table 26, Table 32, Table 35, Table 36, Table 43, Table 53, Table 54, Table 57, and Table 61.</li></ul> | Page 58 Document Revision History Table 62. Document Revision History (Part 2 of 2) | Date | Version | Changes | |----------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Added HPS reset information in the "HPS Specifications" section. | | March 2012 | 2.0 | Added Table 57. | | March 2013 | 3.2 | ■ Updated Table 1, Table 2, Table 17, Table 20, Table 52, and Table 56. | | | | ■ Updated Figure 18. | | January 2013 | 3.1 | Updated Table 4, Table 20, and Table 56. | | | | Updated Table 1, Table 4, Table 5, Table 9, Table 14, Table 16, Table 17, Table 19, Table 20, Table 25, Table 28, Table 52, Table 55, Table 56, and Table 59. | | | | Removed table: Transceiver Block Jitter Specifications for Cyclone V GX Devices. | | | | Added HPS information: | | November 2012 | 3.0 | <ul><li>Added "HPS Specifications" section.</li></ul> | | November 2012 | 3.0 | <ul> <li>Added Table 33, Table 34, Table 35, Table 36, Table 37, Table 38, Table 39, Table 40,<br/>Table 41, Table 42, Table 43, Table 44, Table 45, and Table 46.</li> </ul> | | | | <ul> <li>Added Figure 4, Figure 5, Figure 6, Figure 7, Figure 8, Figure 9, Figure 10, Figure 11, Figure 12, Figure 13, Figure 14, Figure 15, and Figure 16.</li> </ul> | | | | ■ Updated Table 3. | | | | Updated for the Quartus II software v12.0 release: | | | | Restructured document. | | | 2.0 | Removed "Power Consumption" section. | | June 2012 | | ■ Updated Table 1, Table 3, Table 19, Table 20, Table 25, Table 27, Table 28, Table 30, Table 31, Table 34, Table 36, Table 37, Table 38, Table 39, Table 41, Table 43, and Table 46. | | | | Added Table 22, Table 23, and Table 29. | | | | Added Figure 1 and Figure 2. | | | | Added "Initialization" and "Configuration Files" sections. | | | | Added automotive speed grade information. | | | 1.2 | ■ Added Figure 2–1. | | February 2012 | | ■ Updated Table 2–3, Table 2–8, Table 2–9, Table 2–19, Table 2–20, Table 2–21, Table 2–22, Table 2–23, Table 2–24, Table 2–25, Table 2–26, Table 2–27, Table 2–28, Table 2–30, Table 2–35, and Table 2–43. | | | | Minor text edits. | | November 2011 | 1.1 | Added Table 2–5. | | NOVERTIDE ZUTT | 1.1 | ■ Updated Table 2–3, Table 2–4, Table 2–11, Table 2–13, Table 2–20, and Table 2–21. | | October 2011 | 1.0 | Initial release. |