# EiceDRIVER™ SIL High Voltage IGBT Driver for Automotive Applications # 1EDI2002AS Single Channel Isolated Driver for Inverter Systems AD Step # Datasheet Hardware Description Rev. 3.1, 2015-07-30 Edition 2015-07-30 Published by Infineon Technologies AG 81726 Munich, Germany © 2015 Infineon Technologies AG All Rights Reserved. ### **Legal Disclaimer** The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. ## Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com). ## **Warnings** Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. | Revision History | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | Page or Item | Subjects (major changes since previous revision) | | | Rev 2.2, 2014-07 | 7-25 | | | Page 29 | Added note: "the contents of a frame" | | | Page 29 | Added note: "in case of permanent" | | | Page 44 | Added note: "the Pulse suppressor" | | | Page 51 | Corrected Table 2-14 | | | Page 54 | Updated Chapter 2.4.10.1.17 | | | Page 55 | Updated Chapter 2.4.10.1.19 . | | | Page 83 | Update PID value. | | | Page 86 | Updated reset value of register PSTAT2. | | | Page 102 | Update SID value. | | | Page 103 | Correct SSTAT definition of bits 15 and 14 to rh. | | | Page 117 | Updated definition of bit field <b>DSATBT</b> . | | | Page 118 | Updated definition of bit field OCPBT. | | | Page 127 | Updated Table 5-1 | | | Page 129 | Updated Figure 5-1 | | | Page 130 | Corrected Table 5-2 | | | Page 131 | Updated footnote <sup>2)</sup> in <b>Table 5-3</b> . | | | Page 131 | Updated value R <sub>thjcbot</sub> in <b>Table 5-4</b> | | | Page 132 | Updated parameters V <sub>UVLO2</sub> and V <sub>OVLO2</sub> in <b>Table 5-5</b> . | | | Page 133 | Updated parameter f <sub>clk1</sub> in <b>Table 5-6</b> | | | Page 134 | Updated parameters R <sub>PDIN1</sub> and I <sub>INPR1</sub> in <b>Table 5-7</b> | | | Page 136 | Updated parameters R <sub>PDIN2</sub> and R <sub>PDIO2</sub> and updated parameter R <sub>PDOSD2</sub> in <b>Table 5-13</b> | | | Page 138 | Updated parameters V <sub>GPON0</sub> , V <sub>GPON1</sub> V <sub>GPON2</sub> , t <sub>PDISTO</sub> , V <sub>GPOF15</sub> in <b>Table 5-17</b> | | | Page 140 | Updated parameters R <sub>PUDESAT2</sub> , V <sub>DESAT0</sub> , V <sub>DESAT1</sub> , V <sub>DESAT2</sub> in <b>Table 5-18</b> | | | Page 140 | Updated parameter R <sub>PUOCP2</sub> in <b>Table 5-19</b> | | | Page 143 | Updated parameter t <sub>DEAD</sub> , t <sub>OFFDESAT2</sub> in <b>Table 5-23</b> | | | Page 144 | Updated parameter t <sub>FSCLK</sub> , removed parameter t <sub>SCLKp</sub> <b>Table 5-24</b> | | ## **Trademarks of Infineon Technologies AG** AURIX<sup>TM</sup>, C166<sup>TM</sup>, CanPAK<sup>TM</sup>, CIPOS<sup>TM</sup>, CIPURSE<sup>TM</sup>, EconoPACK<sup>TM</sup>, CoolMOS<sup>TM</sup>, CoolSET<sup>TM</sup>, CORECONTROL<sup>TM</sup>, CROSSAVE<sup>TM</sup>, DAVE<sup>TM</sup>, EasyPIM<sup>TM</sup>, EconoBRIDGE<sup>TM</sup>, EconoDUAL<sup>TM</sup>, EconoPIM<sup>TM</sup>, EiceDRIVER<sup>TM</sup>, eupec<sup>TM</sup>, FCOS<sup>TM</sup>, HITFET<sup>TM</sup>, HybridPACK<sup>TM</sup>, I<sup>2</sup>RF<sup>TM</sup>, ISOFACE<sup>TM</sup>, IsoPACK<sup>TM</sup>, MIPAQ<sup>TM</sup>, ModSTACK<sup>TM</sup>, my-d<sup>TM</sup>, NovalithIC<sup>TM</sup>, OptiMOS<sup>TM</sup>, ORIGA<sup>TM</sup>, PRIMARION<sup>TM</sup>, PrimePACK<sup>TM</sup>, PrimeSTACK<sup>TM</sup>, PRO-SIL<sup>TM</sup>, PROFET<sup>TM</sup>, RASIC<sup>TM</sup>, ReverSave<sup>TM</sup>, SatRIC<sup>TM</sup>, SIEGET<sup>TM</sup>, SINDRION<sup>TM</sup>, SIPMOS<sup>TM</sup>, SmartLEWIS<sup>TM</sup>, SOLID FLASH<sup>TM</sup>, TEMPFET<sup>TM</sup>, thinQ!<sup>TM</sup>, TRENCHSTOP<sup>TM</sup>, TriCore<sup>TM</sup>. #### **Other Trademarks** Advance Design System<sup>TM</sup> (ADS) of Agilent Technologies, AMBA<sup>TM</sup>, ARM<sup>TM</sup>, MULTI-ICE<sup>TM</sup>, KEIL<sup>TM</sup>, PRIMECELL<sup>TM</sup>, REALVIEW<sup>TM</sup>, THUMB<sup>TM</sup>, $\mu$ Vision<sup>TM</sup> of ARM Limited, UK. AUTOSAR<sup>TM</sup> is licensed by AUTOSAR development partnership. Bluetooth<sup>TM</sup> of Bluetooth SIG Inc. CAT-iq<sup>TM</sup> of DECT Forum. COLOSSUS<sup>TM</sup>, FirstGPS<sup>TM</sup> of Trimble Navigation Ltd. EMV<sup>TM</sup> of EMVCo, LLC (Visa Holdings Inc.). EPCOS<sup>TM</sup> of Epcos AG. FLEXGO<sup>TM</sup> of Microsoft Corporation. FlexRay<sup>TM</sup> is licensed by FlexRay Consortium. HYPERTERMINAL<sup>TM</sup> of Hilgraeve Incorporated. IEC<sup>TM</sup> of Commission Electrotechnique Internationale. IrDA<sup>TM</sup> of Infrared Data Association Corporation. ISO<sup>TM</sup> of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB<sup>TM</sup> of MathWorks, Inc. MAXIM<sup>TM</sup> of Maxim Integrated Products, Inc. MICROTEC<sup>TM</sup>, NUCLEUS<sup>TM</sup> of Mentor Graphics Corporation. Mifare<sup>TM</sup> of NXP. MIPI<sup>TM</sup> of MIPI Alliance, Inc. MIPS<sup>TM</sup> of MIPS Technologies, Inc., USA. muRata<sup>TM</sup> of MURATA MANUFACTURING CO., MICROWAVE OFFICE<sup>TM</sup> (MWO) of Applied Wave Research Inc., OmniVision<sup>TM</sup> of OmniVision Technologies, Inc. Openwave<sup>TM</sup> Openwave Systems Inc. RED HAT<sup>TM</sup> Red Hat, Inc. RFMD<sup>TM</sup> RF Micro Devices, Inc. SIRIUS<sup>TM</sup> of Sirius Satellite Radio Inc. SOLARIS<sup>TM</sup> of Sun Microsystems, Inc. SPANSION<sup>TM</sup> of Spansion LLC Ltd. Symbian<sup>TM</sup> of Symbian Software Limited. TAIYO YUDEN<sup>TM</sup> of Taiyo Yuden Co. TEAKLITE<sup>TM</sup> of CEVA, Inc. TEKTRONIX<sup>TM</sup> of Tektronix Inc. TOKO<sup>TM</sup> of TOKO KABUSHIKI KAISHA TA. UNIX<sup>TM</sup> of X/Open Company Limited. VERILOG<sup>TM</sup>, PALLADIUM<sup>TM</sup> of Cadence Design Systems, Inc. VLYNQ<sup>TM</sup> of Texas Instruments Incorporated. VXWORKS<sup>TM</sup>, WIND RIVER<sup>TM</sup> of WIND RIVER SYSTEMS, INC. ZETEX<sup>TM</sup> of Diodes Zetex Limited. Last Trademarks Update 2011-02-24 ## **Table of Contents** # **Table of Contents** | Table of Contents | . 5 | |---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | List of Figures | . 8 | | List of Tables | . 9 | | Product Definition | 11 | | Overview | 11 | | Feature Overview | 11 | | Target Applications | 12 | | Functional Description | 13 | | Introduction | 13 | | Pin Configuration and Functionality | 14 | | Pin Configuration | 14 | | Pin Functionality | 16 | | Primary Side | 16 | | Secondary Side | 17 | | Pull Devices | 18 | | Block Diagram | 20 | | Functional Block Description | 21 | | Power Supplies | 21 | | Clock Domains | 21 | | PWM Input Stage | 22 | | SPI Interface | 24 | | Overview | 24 | | General Operation | 25 | | Definitions | 27 | | SPI Data Integrity Support | 29 | | Parity Bit | 29 | | SPI Error | 29 | | Protocol Description | 30 | | Command Catalog | 30 | | Word Convention | 30 | | B ENTER_CMODE Command | 31 | | ENTER_VMODE Command | 31 | | EXIT_CMODE Command | 31 | | NOP Command | 32 | | 7 READ Command | 32 | | B WRITEH | 32 | | 9 WRITEL | 33 | | Operating Modes | 34 | | General Operation | 34 | | Definitions | 35 | | Events and State Transitions | 35 | | Emergency Turn-Off Sequence | 36 | | Ready, Disabled, Enabled and Active State | 36 | | Operation Modes Description | 37 | | Activating the device after reset | 38 | | Activating the device after an Event Class A or B | 38 | | Debug Mode | 39 | | | List of Tables Product Definition Overview Feature Overview Target Applications Functional Description Introduction Pin Configuration and Functionality Pin Configuration Pin Functionality Primary Side Secondary Side Pull Devices Block Diagram Functional Block Description Power Supplies Clock Domains PWM Input Stage SPI Interface Overview General Operation Definitions SPI Data Integrity Support Parity Bit SPI Error Protocol Description Command Catalog Word Convention ENTER_CMODE Command ENTER_MODE Command EXIT_CMODE Command EXIT_CMODE Command READ Command WRITEH WRITEL Operating Modes General Operation Definitions Events and State Transitions Ernergency Turn-Off Sequence Ready, Disabled, Enabled and Active State Operation Modes Description Activating the device after ase tent Class A or B | ## **Table of Contents** | 2.4.6 | Driver Functionality | 40 | |-------------------------|-------------------------------------------------------------|----| | 2.4.6.1 | Overview | 40 | | 2.4.6.2 | Switching Sequence Description | 45 | | 2.4.6.3 | Disabling the output stage | 47 | | 2.4.6.4 | Passive Clamping | 47 | | 2.4.7 | Fault Notifications | 48 | | 2.4.8 | EN Signal Pin | 49 | | 2.4.9 | Reset Events | 49 | | 2.4.10 | Operation in Configuration Mode | 52 | | 2.4.10.1 | Static Configuration Parameters | | | 2.4.10.1.1 | Configuration of the SPI Parity Check | | | 2.4.10.1.2 | Configuration of NFLTA Activation in case of Tristate Event | | | 2.4.10.1.3 | Configuration of the STP Minimum Dead Time | | | 2.4.10.1.4 | Configuration of the EN/FEN Mode | | | 2.4.10.1.5 | Configuration of the Digital Channel | | | 2.4.10.1.6 | Configuration of DOUT Signal Activation | | | 2.4.10.1.7 | Configuration of the $V_{\text{BE}}$ Compensation | | | 2.4.10.1.8 | Deactivation of Output Stage Monitoring | | | 2.4.10.1.9 | Deactivation of Events Class A due to pin OSD | | | 2.4.10.1.10 | | | | 2.4.10.1.1 <sup>2</sup> | · · · · · · · · · · · · · · · · · · · | | | 2.4.10.1.12 | 3 | | | 2.4.10.1.1 | 3 | | | 2.4.10.1.14 | 5 | | | 2.4.10.1.1 | | | | 2.4.10.1.16 | | | | 2.4.10.1.17 | 3 | | | 2.4.10.1.18 | | | | 2.4.10.1.19 | 3 | | | 2.4.10.1.20 | | | | 2.4.10.1.2 <sup>-</sup> | <b>9</b> | | | 2.4.10.2 | Dynamic Configuration | | | 2.4.10.3 | Delay Calibration | | | 2.4.11 | Low Latency Digital Channel | 57 | | 3 F | Protection and Diagnostics | 58 | | | Supervision Overview | | | | Protection Functions: Category A | | | 3.2.1 | Desaturation Protection | | | 3.2.2 | Overcurrent Protection | | | 3.2.3 | External Enable | | | 3.2.4 | Output Stage Monitoring | | | | Protection Functions: Category B | | | 3.3.1 | Power Supply Voltage Monitoring | | | 3.3.2 | Internal Supervision | | | 3.3.2.1 | Lifesign watchdog | | | 3.3.2.2 | Oscillator Monitoring | | | 3.3.2.3 | Memory Supervision | | | | Protection Functions: Category C | | | 3.4.1 | Shoot Through Protection function | | | 3.4.2 | Gate Monitoring | | | 3.4.3 | Temperature Monitoring | 71 | ## **Table of Contents** | 3.4.4 | SPI Error Detection | | |------------------------|-----------------------------------------------------|-------| | 3.4.5 | Active Short Circuit Support | | | 3.4.6 | IGBT State Monitoring | | | 3.5 | Protection Functions: Category D | | | 3.5.1 | Operation in Verification Mode and Weak Active Mode | | | 3.5.2 | Weak Turn On | | | 3.5.3 | DESAT Supervision Level 1 | | | 3.5.4 | DESAT Supervision Level 2 | | | 3.5.5 | DESAT Supervision Level 3 | | | 3.5.6 | OCP Supervision Level 1 | | | 3.5.7<br>3.5.8 | OCP Supervision Level 3 | | | 3.5.6<br>3.5.9 | ,,, | | | 3.5.9<br>3.5.10 | Internal Clock Supervision | | | 3.3.10 | · | | | 4 | Register Description | | | 4.1 | Primary Register Description | | | 4.2 | Secondary Registers Description | | | 4.3 | Read / Write Address Ranges | | | 5 | Specification | | | 5.1 | Typical Application Circuit | | | 5.2 | Absolute Maximum Ratings | | | 5.3 | Operating range | | | 5.4 | Thermal Characteristics | | | 5.5 | Electrical Characteristics | | | 5.5.1 | Power Supply | | | 5.5.2 | Internal Oscillators | | | 5.5.3 | Primary I/O Electrical Characteristics | | | 5.5.4<br>5.5.5 | Secondary I/O Electrical Characteristics | | | | Switching Characteristics | | | 5.5.6<br>5.5.7 | | | | 5.5. <i>1</i><br>5.5.8 | Overcurrent Protection | | | 5.5.6<br>5.5.9 | DOUT | | | 5.5.9<br>5.5.10 | Over temperature Warning | | | 5.5.11 | Error Detection Timing | | | 5.5.12 | SPI Interface | | | 5.5.13 | Insulation Characteristics | | | | | | | 6 | Package Information | . 146 | # EiceDRIVER™ SIL 1EDI2002AS # **List of Figures** # **List of Figures** | Figure 2-1 | Pin Configuration | 14 | |-------------|-----------------------------------------------------|----| | Figure 2-2 | Block Diagram | 20 | | Figure 2-3 | PWM Input Stage | 22 | | Figure 2-4 | STP: Inhibition Time Definition | 23 | | Figure 2-5 | STP: Example of Operation | 23 | | Figure 2-6 | SPI Regular Bus Topology | 25 | | Figure 2-7 | SPI Daisy Chain Bus Topology | 26 | | Figure 2-8 | Response Answer Principle - Daisy Chain Topology | 28 | | Figure 2-9 | Response Answer Principle - Regular Topology | 28 | | Figure 2-10 | SPI Commands Overview | 30 | | Figure 2-11 | Operating Modes State Diagram | 34 | | Figure 2-12 | Output Stage Diagram of Principle | 40 | | Figure 2-13 | TTOFF: Principle of Operation | 42 | | Figure 2-14 | TTON: Principle of Operation | 43 | | Figure 2-15 | TTOFF: pulse suppressor aborting a turn-on sequence | 44 | | Figure 2-16 | Idealized Switching Sequence | 46 | | Figure 2-17 | Output Stage Disable: Principle of Operation | 47 | | Figure 2-18 | Low Latency Digital Channel | 57 | | Figure 3-1 | DESAT Function: Diagram of Principle | 60 | | Figure 3-2 | DESAT Operation | 61 | | Figure 3-3 | DESAT Operation with DESAT clamping enabled | 62 | | Figure 3-4 | OCP Function: Principle of Operation | 63 | | Figure 3-5 | Power Supply Supervision Function | 66 | | Figure 3-6 | Shoot Through Protection: Principle of Operation | 69 | | Figure 3-7 | Gate Monitoring Function: Timing Definition | 71 | | Figure 3-8 | ASC Strategy Support | 72 | | Figure 3-9 | Idealized Weak Turn-On Sequence | 75 | | Figure 5-1 | Typical Application Example | 29 | | Figure 5-2 | SPI Interface Timing | 44 | | Figure 6-1 | Package Dimensions | 46 | | Figure 6-2 | Recommended Footprint | 46 | ## **List of Tables** # **List of Tables** | Table 2-1 | Pin Configuration | 14 | |------------------------|-----------------------------------------------------------------------------|-----| | Table 2-2 | Internal pull devices | 18 | | Table 2-3 | SPI Command Catalog | 30 | | Table 2-4 | Word Convention | 30 | | Table 2-5 | ENTER_CMODE request and answer messages | 31 | | Table 2-6 | ENTER_VMODE request and answer messages | 31 | | Table 2-7 | EXIT_CMODE request and answer messages | 31 | | Table 2-8 | NOP request and answer messages | 32 | | Table 2-9 | READ request and answer messages | 32 | | Table 2-10 | WRITEH request and answer messages | 32 | | Table 2-11 | WRITEL request and answer messages | 33 | | Table 2-12 | Failure Notification Clearing | 48 | | Table 2-13 | Reset Events Summary | 50 | | Table 2-14 | Pin behavior (primary side) in case of reset condition | 51 | | Table 2-15 | Pin behavior (secondary side) in case of reset condition | | | Table 3-1 | Safety Related Functions | | | Table 3-2 | DESAT Protection Overview | | | Table 3-3 | OCP Function Overview | | | Table 3-4 | External Enable Function Overview | | | Table 3-5 | Output Stage Monitoring Overview | | | Table 3-6 | Power Supply Voltage Monitoring Overview | | | Table 3-7 | System Supervision Overview | | | Table 3-8 | STP Overview | | | Table 3-9 | Gate Monitoring Overview | | | Table 3-10 | Temperature Monitoring Overview | | | Table 3-11 | SPI Error Detection Overview | | | Table 3-12 | Active Short Circuit Support Overview | | | Table 3-13 | IGBT State Monitoring Overview | | | Table 3-14 | DESAT Supervision Level 1 Overview | | | Table 3-15 | DESAT Supervision Level 2 Overview | | | Table 3-16 | DESAT Supervision Level 3 Overview | | | Table 3-17 | OCP Supervision Level 1 Overview | | | Table 3-18 | OCP Supervision Level 3 Overview | | | Table 3-19 | Power Supply Monitoring Supervision Overview | | | | Primary Clock Supervision Overview | | | Table 3-21 | DIO Supervision Overview | | | Table 4-1 | Register Overview | | | Table 4-2 | Bit Access Terminology | | | Table 4-3 | Read Access Validity | | | Table 4-4 | Write Access Validity | | | Table 5-1 | Component Values | | | Table 5-2 | Absolute Maximum Ratings | | | Table 5-3 | Operating Conditions | | | Table 5-4 | Thermal Characteristics | | | Table 5-5 | Power Supplies Characteristics | | | Table 5-6<br>Table 5-7 | Internal Oscillators | | | Table 5-7 | Electrical Characteristics for Pins: NRST/RDY, SCLK, SDI, NCS, DIO1 (input) | | | Table 5-6 | · · · · | | | i able 5-9 | Electrical Characteristics for Pins: SDO, DOUT, DIO1 (output) | 130 | ## **List of Tables** | Table 5-10 | Electrical Characteristics for Pins: NFLTA, NFLTB | 135 | |------------|--------------------------------------------------------------------------------|-----| | Table 5-11 | Electrical Characteristics for Pins: GATE, DESAT | 136 | | Table 5-12 | Electrical Characteristics for Pins: TON, TOFF | 136 | | Table 5-13 | Electrical Characteristics for Pins: OSD, DEBUG, DIO2 (input) | 136 | | Table 5-14 | Electrical Characteristics for Pin: NUV2 | 137 | | Table 5-15 | Electrical Characteristics for Pins: DACLP, DIO2 (output) | 137 | | Table 5-16 | Electrical Characteristics for Pin: VREG | 137 | | Table 5-17 | Switching Characteristics | 138 | | Table 5-18 | DESAT characteristics | 140 | | Table 5-19 | OCP characteristics | 140 | | Table 5-20 | Digital channel characteristics | 141 | | Table 5-21 | Data Out characteristics | 141 | | Table 5-22 | Over temperature Warning Characteristics | 142 | | Table 5-23 | Error Detection Timing | 143 | | Table 5-24 | SPI Interface Characteristics | 144 | | Table 5-25 | Isolation Characteristics referring to DIN EN 60747-5-2 (VDE 0884 - 2):2003-01 | 145 | | Table 5-26 | Isolation Characteristics referring to UL 1577 | 145 | #### 1EDI2002AS ## 1 Product Definition ## 1.1 Overview The 1EDI2002AS is a high-voltage IGBT gate driver designed for automotive motor drives above 5 kW. The 1EDI2002AS is based on Infineon's Coreless Transformer (CLT) technology, providing galvanic insulation between low voltage and high voltage domains. The device has been designed to support 400 V, 600 V and 1200 V IGBT technologies. On the high voltage side ("secondary" side), the 1EDI2002AS is dimensioned to drive an external booster stage. Short propagation delays and controlled internal tolerances lead to minimal distortion of the PWM signal. A large panel of safety-related functions has been implemented in the 1EDI2002AS, in order to support functional safety requirements at system level (as per ISO 26262). Besides, those integrated features ease the implementation of Active Short Circuit (ASC) strategies. The 1EDI2002AS can be used optimally with Infineon's 1EBN100XAE "EiceDRIVER™ Boost" booster stage family. ## 1.2 Feature Overview The following features are supported by the 1EDI2002AS: ### **Functional Features** - Single Channel IGBT Driver. - On-chip galvanic insulation (up to 6kV). - Support of 600 V and 1200 V IGBT technologies. - Low propagation delay and minimal PWM distortion. - Support of 5 V logic levels (primary side). - 16-bit Standard SPI interface (up to 2 MBaud) with daisy chain support (primary side). - Enable input pin (primary side). - Pseudo-differential inputs for critical signals (primary side). - Power-On Reset pin (primary side). - Debug mode. - Pulse Suppressor. | Product Name | Ordering Code | Package | |--------------|---------------|-----------| | 1EDI2002AS | SP001362894 | PG-DSO-36 | **Product Definition** - Fully Programmable Active Clamping Inhibit signal (secondary side). - Fully programmable Two-Level Turn On (TTON). - · Low latency digital channel. - Optimal support of EiceBoost functions. - 36-pin PG-DSO-36 green package. - Automotive qualified (as per AEC Q100). ## **Safety Relevant Features** - Programmable Desaturation monitoring. - · Overcurrent protection. - Fully programmable Two-Level Turn-Off. - Automatic Emergency Turn-Off in failure case. - Automatic or externally triggered disabling of the output stage (tristate). - Under- and over-voltage supervision of all the power supplies (both primary and secondary sides). - NFLTA and NFLTB notification pins for fast system response time (primary side). - · Safe internal state machine. - Weak Turn-On functionality. - Internal overtemperature sensor (secondary side). - Internal clock monitoring. - Gate signal monitoring. - IGBT state monitoring. - · Individual error and status flags readable via SPI. - · Support for Active Short Circuit strategies. - · Full diagnosticability. - In-application testability of safety critical functions. - Suitable for systems up to ASIL D requirements (as per ISO 26262). ## 1.3 Target Applications - Inverters for automotive Hybrid Electric Vehicles (HEV) and Electric Vehicles (EV). - High Voltage DC/DC converter. - Industrial Drive. # 2 Functional Description ## 2.1 Introduction The 1EDI2002AS is an advanced single channel IGBT driver that can also be used for driving power MOS devices. The device has been developed in order to optimize the design of high performance safety relevant automotive systems. The device is based on Infineon's Coreless Transformer Technology and consist of two chips separated by a galvanic isolation. The low voltage (primary) side can be connected to a standard 5 V logic. The high voltage (secondary) side is in the DC-link voltage domain. Internally, the data transfers are ensured by two independent communication channels. One channel is dedicated to transferring the ON and OFF information of the PWM input signal only. This channel is unidirectional (from primary to secondary). Because this channel is dedicated to the PWM information, latency time and PWM distortion are minimized. The second channel is bidirectional and is used for all the other data transfers (e.g. status information, etc). The 1EDI2002AS supports advanced functions in order to optimize the switching behavior of the IGBT. Furthermore, it supports several monitoring and protection functions, making it suitable for systems having to fulfill ASIL requirements (as per ISO 26262). # 2.2 Pin Configuration and Functionality # 2.2.1 Pin Configuration Figure 2-1 Pin Configuration **Table 2-1** Pin Configuration | Pin<br>Number | Symbol | I/O | Voltage Class | Function | |---------------|--------|--------|---------------|---------------------------------------| | 1,9,18 | VEE2 | Supply | Supply | Negative Power Supply <sup>1)</sup> . | | 2 | TON | Output | 15V Secondary | Turn-On Output. | | 3 | VCC2 | Supply | Supply | Positive Power Supply. | | 4 | TOFF | Output | 15V Secondary | Turn-Off Output. | | 5 | DESAT | Input | 15V Secondary | Desaturation Protection Input. | | 6 | GATE | Input | 15V Secondary | Gate Monitoring Input. | | 7 | GND2 | Ground | Ground | Ground. | | 8 | IREF2 | Input | 5V Secondary | External Reference Input. | | 10 | VREG | Output | 5V Secondary | Reference Output Voltage. | | 11 | OCP | Input | 5V Secondary | Over Current Protection. | | 12 | OCPG | Ground | Ground | Ground for the OCP function, | | 13 | DEBUG | Input | 5V Secondary | Debug Input. | 14 Table 2-1 Pin Configuration (cont'd) | Pin<br>Number | Symbol | I/O | Voltage Class | Function | |---------------|----------|----------------|---------------|----------------------------------------------------------------------------------------| | 14 | DACLP | Output | 5V Secondary | Active Clamping Disable Output. | | 15 | OSD | Input | 5V Secondary | Output Stage Disable Input. | | 16 | DIO2 | Input / Output | 5V Secondary | Digital I/O. | | 17 | NUV2 | Output | 5V Secondary | V <sub>CC2</sub> not valid notification output. | | 19, 28, 36 | GND1 | Ground | Ground | Ground <sup>2)</sup> . | | 20 | DIO1 | Input / Output | 5V Primary | Digital I/O. | | 21 | SCLK | Input | 5V Primary | SPI Serial Clock Input. | | 22 | SDI | Input | 5V Primary | SPI Serial Data Input. | | 23 | NCS | Input | 5V Primary | SPI Chip Select Input (low active). | | 24 | SDO | Output | 5V Primary | SPI Serial Data Output. | | 25 | DOUT | Output | 5V Primary | DESAT comparator output. | | 26 | NFLTB | Output | 5V Primary | Fault B Output (low active, open drain). | | 27 | NFLTA | Output | 5V Primary | Fault A Output (low active, open drain). | | 29 | NRST/RDY | Input/Output | 5V Primary | Reset Input (low active, open drain). This signal notifies that the device is "ready". | | 30 | EN/FEN | Input | 5V Primary | Enable Input. | | 31 | REF0 | Ref. Ground | Ground | Reference Ground for signals INP, INSTP, EN/FEN. | | 32 | INP | Input | 5V Primary | Positive PWM Input. | | 33 | INSTP | Input | 5V Primary | Monitoring PWM Input. | | 34 | VCC1 | Supply Input | Supply | Positive Power Supply. | | 35 | IREF1 | Input | 5V Primary | External Reference Input. | <sup>1)</sup> All VEE2 pins must be connected together. <sup>2)</sup> All GND1 pins must be connected together. # 2.2.2 Pin Functionality ## 2.2.2.1 Primary Side #### **GND1** Ground connection for the primary side. #### VCC1 5V power supply for the primary side (referring to GND1). #### **INP** Non-inverting PWM input of the driver. The internal structure of the pad makes the IC robust against glitches. An internal weak pull-down resistor to $V_{REF0}$ drives this input to Low state in case the pin is floating. #### **INSTP** Monitoring PWM input for shoot through protection. The internal structure of the pad makes the IC robust against glitches. An internal weak pull-down resistor to $V_{REF0}$ drives this input to Low state in case the pin is floating. #### REF<sub>0</sub> Reference Ground signal for the signals INP, INSTP, EN/FEN. This pin should be connected to the ground signal of the logic issuing those signals. #### **EN/FEN** Enable Input Signal. This signal allows the logic on the primary side to turn-off and deactivate the device. An internal weak pull-down resistor to $V_{REF0}$ drives this input to Low state in case the pin is floating. This pin reacts on logic levelsor on a periodic signal, depending on the device's configuration. ## **NFLTA** Open-Drain Output signal used to report major failure events (Event Class A). In case of an error event, **NFLTA** is driven to Low state. This pin shall be connected externally to $V_{CC1}$ with a pull-up resistance. ## **NFLTB** Open-Drain Output signal used to report major failure events (Event Class B). In case of an error event, **NFLTB** is driven to Low state. This pin shall be connected externally to $V_{CC1}$ with a pull-up resistance. ## **SCLK** Serial Clock Input for the SPI interface. An internal weak pull-up device to $V_{CC1}$ drives this input to high state in case the pin is floating. #### **SDO** Serial Data Output (push-pull) or the SPI interface. #### **SDI** Serial Data Input for the SPI interface. An internal weak pull-up device to $V_{CC1}$ drives this input to high state in case the pin is floating. #### NCS Chip Select input for the SPI interface. This signal is low active. An internal weak pull-up device to $V_{CC1}$ drives this input to High state in case the pin is floating. #### **IREF1** Reference input of the primary chip. This pin shall be connected to V<sub>GND1</sub> via an external resistor. #### **NRST/RDY** Open drain reset input. This signal is low-active. When a valid signal is received on this pin, the device is brought in its default state. This signal is also used as a "ready notification". A high level on this pin indicates that the primary chip is functional. #### **DOUT** Enhanced DESAT functionality comparator status output. This signal allows real-time monitoring of the IGBT state. #### **DIO1** I/O for the digital channel. Depending of the chosen configuration of the device, this pin can be an input or an output (push-pull). An internal weak pull-down resistor to $V_{\text{GND1}}$ drives this input to Low state in case the pin is floating. ## 2.2.2.2 Secondary Side #### VEE2 Negative power supply for the secondary side, referring to V<sub>GND2</sub>. #### VCC<sub>2</sub> Positive power supply for the secondary side, referring to V<sub>GND2</sub>. #### **GND2** Reference ground for the secondary side. #### **DESAT** Desaturation Protection input pin. The function associated with this pin monitors the $V_{CE}$ voltage of the IGBT. The detection threshold is programmable. An internal pull-up resistor to $V_{CC2}$ drives this signal to High level in case it is floating. ## **OCP** Over Current Protection input pin. The function associated with this pin monitors the voltage across a sensing resistance located on the auxiliary path of a Current Sense IGBT. An internal weak pull-up resistor to the internal 5V reference drives this input to High state in case the pin is floating. #### **OCPG** Over Current Protection Ground. #### **TON** Output pin for turning on the IGBT. #### **TOFF** Output pin for turning off the IGBT. #### **GATE** Input pin used to monitor the IGBT gate voltage. #### **OSD** Output Stage Disable input. A High Level on this pin tristates the output stage. An internal weak pull-down resistor to $V_{\text{GND2}}$ drives this input to Low state in case the pin is floating. #### **DACLP** Output pin used to disable the active clamping function of the booster. #### **DEBUG** Debug input pin. This pin is latched at power-up. When a High level is detected on this pin, the device enters a special mode where it can be operated without SPI interface. This feature is for development purpose only. This pin should normally be tied to $V_{GND2}$ . An internal weak pull-down resistor to $V_{GND2}$ drives this input to Low state in case the pin is floating. ### **IREF2** Reference input of the secondary chip. This pin shall be connected to V<sub>GND2</sub> via an external resistor. ### **VREG** Reference Output voltage. This pin shall be connected to an external capacitance to V<sub>GND2</sub>. ## NUV2 $V_{CC2}$ not valid notification signal (Open Drain). This signal drives a low level when $V_{CC2}$ is not valid or when the internal 5V digital supply is not valid. When both supplies are valid, this pin is in high impedance state. This pin shall be connected externally to a 5V reference with a pull-up resistance. ## DIO<sub>2</sub> I/O for the digital channel. Depending of the chosen configuration of the device, this pin can be an input or an output (push-pull). An internal weak pull-down resistor to $V_{\text{GND2}}$ drives this input to Low state in case the pin is floating. ## 2.2.2.3 Pull Devices Some of the pins are connected internally to pull-up or pull-down devices. This is summarized in Table 2-2. Table 2-2 Internal pull devices | Signal | Device | |--------|-------------------------------------| | INP | Weak pull down to V <sub>REF0</sub> | | INSTP | Weak pull down to V <sub>REF0</sub> | # Table 2-2 Internal pull devices | Signal | Device | |--------|---------------------------------------| | EN/FEN | Weak pull down to V <sub>REF0</sub> | | SCLK | Weak pull up to V <sub>CC1</sub> | | SDI | Weak pull up to V <sub>CC1</sub> | | NCS | Weak pull up to V <sub>CC1</sub> | | DIO1 | Weak pull down to V <sub>GND1</sub> | | DESAT | Weak pull up to V <sub>CC2</sub> | | DIO2 | Weak pull down to V <sub>GND2</sub> | | OSD | Weak pull down to V <sub>GND2</sub> | | OCP | Weak pull up to 5V internal reference | | DEBUG | Weak pull down to V <sub>GND2</sub> | # 2.3 Block Diagram Figure 2-2 Block Diagram # 2.4 Functional Block Description ## 2.4.1 Power Supplies On the primary side, the 1EDI2002AS needs a single 5 Vsupply source V<sub>CC1</sub> for proper operation. This makes the device compatible to most of the microcontrollers available for automotive applications. On the secondary side, the 1EDI2002AS needs two power supplies for proper operation. - The positive power supply V<sub>CC2</sub> is typically set to 15 V (referring to V<sub>GND2</sub>). - The negative supply V<sub>EE2</sub> is typically set to -8 V (referring to V<sub>GND2</sub>). Under- and over-voltage monitoring is performed continuously during operation of the device (see Chapter 3.3.1). A 5V supply for the digital domain on the secondary side is generated internally (present at pin VREG). #### 2.4.2 Clock Domains The clock system of the 1EDI2002AS is based on three oscillators defining each a clock domain: - One RC oscillator (OSC1) for the primary chip. - One RC oscillator (OSC2) for the secondary chip excepting the output stage. - One Start-Stop oscillator (SSOSC2) for the output stage on the secondary side. The two RC oscillators are running constantly. They are also monitored constantly, and large deviations from the nominal frequency are identified as a system failure (Event Class B, see **Chapter 3.3.2.2**). The Start Stop oscillator is controlled by the PWM command. ## 2.4.3 PWM Input Stage The PWM input stage generates from the external signals INP, INSTP and EN/FEN the turn-on and turn-off commands to the secondary side. The general structure of the PWM input block is shown Figure 2-3. Figure 2-3 PWM Input Stage Signals INP, INSTP and EN/FEN are pseudo-differential, in the sense that they are not referenced to the common ground GND1 but to signal REF0. This is intended to make the device more robust against ground bouncing effects. Note: Glitches shorter than $t_{INPR1}$ occurring at signal INP are filtered internally. Note: Pulses at INP below $t_{INPPD}$ might be distorted or suppressed. The 1EDI2002AS supports non-inverted PWM signals only. When a High level on pin **INP** is detected while signals **INSTP** and **EN/FEN** are valid, a turn-on command is issued to the secondary chip. A Low level at pin **INP** issues a turn-off command to the secondary chip. Signal **EN/FEN** can inhibit turn-on commands received at pin **INP**. A valid signal **EN/FEN** is required in order to have turn-on commands issued to the secondary chip. If an invalid signal is provided, the PWM input stage issues constantly turn-off commands to the secondary chip. The functionality of signal **EN/FEN** is detailed in **Chapter 2.4.8**. Note: After an invalid-to valid-transition of signal **EN/FEN**, a minimum delay of t<sub>INPEN</sub> should be inserted before turning **INP** on. As shown in **Figure 2-4**, signal **INSTP** provides a Shoot-Through Protection (STP) to the system. When signal at pin **INSTP** is at High level, the internal signal <code>inhibit\_act</code> is activated. The inhibition time is defined as the pulse duration of signal inhibit\_act. It corresponds to the pulse duration of signal **INSTP** to which a minimum dead time is added. During the inhibition time, rising edges of signal **INP** are inhibited. Bit **PSTAT2.STP** is set for the duration of the inhibition time. The deadtime is programmable with bit field PCFG2.STPDEL. Figure 2-4 STP: Inhibition Time Definition It shall be noted that during the inhibition time, signal pwm\_cmd is not forced to Low. It means that if the device is already turned-on when **INSTP** is High, it stays turned-on until the signal at pin **INP** goes Low. This is depicted in **Figure 2-5**. Figure 2-5 STP: Example of Operation When a condition occurs where a rising edge of signal **INP** is inhibited, an error notification is issued. See **Chapter 3.4.1** for more details. ## 2.4.4 SPI Interface This chapter describes the functionality of the SPI block. #### 2.4.4.1 **Overview** The standard SPI interface implemented on the 1EDI2002AS is compatible with most of the microcontrollers available for automotive and industrial applications. The following features are supported by the SPI interface: - Full-duplex bidirectional communication link. - · SPI Slave mode (only). - 16-bit frame format. - · Daisy chain capability. - MSB first. - Parity Check (optional) and Parity Bit generation (LSB). The SPI interface of the 1EDI2002AS provides a standardized bidirectional communication interface to the main microcontroller. From the architectural point of view, it fulfills the following functions: - · Initialization of the device. - Configuration of the device (static and runtime). - Reading of the status of the device (static and runtime). - Operation of the verification modes of the device. The purpose of the SPI interface is to exchange data which have relaxed timing constraints compared to the PWM signals (from the point of view of the motor control algorithm). The IGBT switching behavior is for example controlled directly by the PWM input. Similarly, critical application failures requiring fast reaction are notified on the primary side via the feedback signals NFLTA, NFLTB and NRST/RDY. In order to minimize the complexity of the end-application and to optimize the microcontroller's resources, the implemented interface has daisy chain capability. Several (typically 6) 1EDI2002AS devices can be combined into a single SPI bus. ## 2.4.4.2 General Operation The SPI interface of the 1EDI2002AS supports full duplex operation. The interface relies on four communication signals: - NCS: (Not) Chip Select. - SCLK: Serial Clock. - SDI: Serial Data In. - SDO: Serial Data Out. The SPI interface of the 1EDI2002AS supports slave operation only. An SPI master (typically, the main microcontroller) is connected to one or several 1EDI2002AS devices, forming an SPI bus. Several bus topologies are supported. A regular SPI bus topology can be used where each of the slaves is controlled by an individual chip select signal (**Figure 2-6**). In this case, the number of slaves on the bus is only limited by the application's constraints. Figure 2-6 SPI Regular Bus Topology In order to simplify the layout of the PCB and to reduce the number of pins used on the microcontroller's side, a daisy chain topology can also be used. The chain's depth is not limited by the 1EDI2002AS itself. A possible topology is shown **Figure 2-7**. Figure 2-7 SPI Daisy Chain Bus Topology ## **Physical Layer** The SPI interface relies on two shift registers: - A shift output register, reacting on the rising edges of SCLK. - A shift input register, reacting on the falling edges of SCLK. When signal NCS is inactive, the signals at pins SCLK and SDI are ignored. The output SDO is in tristate. When NCS is activated, the shift output register is updated internally with the value requested by the previous SPI access. At each rising edge of the **SCLK** signal (while **NCS** is active), the shift output register is serially shifted out by one bit on the **SDO** pin (MSB first). At each falling edge of the clock pulse, the data bit available at the input **SDI** is latched and serially shifted into the shift input register. At the deactivation of NCS, the SPI logic checks how many rising and falling edges of the SCLK signal have been received. In case both counts differ and / or are not a multiple of 16, an SPI Error is generated. The SPI block then checks the validity of the received 16-bit word. In case of a non valid data, an SPI error is generated. In case no error is detected, the data is decoded by the internal logic. The NCS signal is active low. #### **Input Debouncing Filters** The input stages of signals **SDI**, **SCLK**, and **NCS** include each a Debouncing Filter. The input signals are that way filtered from glitches and noise. The input signals **SDI** and **SCLK** are analyzed at each edge of the internal clock derived from OSC1. If the same external signal value is sampled three times consecutively, the signal is considered as valid and is processed by the SPI logic. Otherwise, the transition is considered as a glitch and is discarded. The input signal **NCS** is sampled at a rate corresponding to the period of the internal clock derived from OSC1. If the same external signal value is sampled two times consecutively, the signal is considered as valid and is processed by the SPI logic. Otherwise, the transition is considered as a glitch and is discarded. ## 2.4.4.3 Definitions #### Command A command is a high-level command issued by the SPI master which aims at generating a specific reaction in the addressed slave. The command is physically translated into a Request Message by the SPI master. The correct reception of the Request Message by the SPI slave leads to a specific action inside the slave and to the emission of an Answer Message by the slave. Example: the READ command leads to the transfer of the value of the specified register from the device to the SPI master. #### Word A word is a 16-bit sequence of shifted data bits. #### **Transfer** A transfer is defined as the SPI data transfers (in both directions) occurring between a falling edge of NCS and the next consecutive rising edge of NCS. #### **Request Message** A request message is a word issued by the SPI master and addressing a single slave. A request message relates to a specific command. #### **Answer Message** An answer message is a well-defined word issued by a single SPI slave as a response to a request message. ### **Transmit Frame** A transmit frame is a sequence of one or several words sent by the SPI Master within one SPI transfer. In regular SPI topologies, a transmit frame is in practice identical to a data word. In daisy chain topologies, a transmit frame is a sequence of data words belonging to different request messages. #### **Receive Frame** A receive frame is a sequence of one or several words received by the SPI Master within one SPI transfer. In regular SPI topologies, a receive frame is in practice identical to a data word. In daisy chain topologies, a receive frame is a sequence of data words belonging to different Answer Messages. The SPI protocol supported by the 1EDI2002AS is based on the Request / Answer principle. The master sends a defined request message to which the slave answers with the corresponding answer message (**Figure 2-8**, **Figure 2-9**). Due to the nature of the SPI interface, the Answer Message is shifted, compared to the Request Message, by one SPI transfer. It means, for example, that the last word of answer message n is transmitted by the slave while the master sends the first word of request message n+1. Figure 2-8 Response Answer Principle - Daisy Chain Topology Figure 2-9 Response Answer Principle - Regular Topology The first word transmitted by the device after power-up is the content of register PSTAT. ## 2.4.4.4 SPI Data Integrity Support ## 2.4.4.4.1 Parity Bit By default, the SPI link relies on an odd parity protection scheme for each transmitted or received 16-bit word of the SPI message. The parity bit corresponds to the LSB of the 16-bit word. Therefore, the effective payload of a 16-bit word is 15 data bit (plus one parity bit). The parity bit check (on the received data) can be disabled by clearing bit **PCFG.PAREN**. In this case, the parity bit is considered as "don't care". The generation of the parity bit by the driver for transmitted words can not be disabled (but can be considered as "don't care" by the SPI master). Note: For fixed value commands (ENTER\_CMODE, ENTER\_VMODE, EXIT\_CMODE, NOP), it has to be ensured that the value of the parity bit is correct even if parity check is disabled. Otherwise, an SPI error will be generated. ## 2.4.4.4.2 SPI Error When the device is not able to process an incoming request message, an SPI error is generated: the received message is discarded by the driver, bit **PER.SPIER**is set and the erroneous message is answered with an error notification (bit **LMI** set). Several failures generate an SPI error: - A parity error is detected on the received word. - An invalid data word format is received (e.g. not a 16 bit word). - A word is received, which does not corresponding to a valid Request Message. - A command is received which can not be processed. For example, the driver receives in Active Mode a command which is only valid in other operating modes. Another typical example is a read access to the secondary while the previous read access is not yet completed (device "busy"). - · An SPI access to an invalid address. Note: the content of a frame with LMI bit set is the value of register **PSTAT**. Note: In case of permanent LMI error induced by system failures, it is recommended to apply a reset via pin NRST/RDY. # 2.4.4.5 Protocol Description # 2.4.4.5.1 Command Catalog **Table 2-3** gives an overview of the command catalog supported by the device. The full description of the commands and of the corresponding request and answer messages is provided in the following sections. Table 2-3 SPI Command Catalog | Acronym | Short Description | Valid in Mode | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | ENTER_CMODE | Enters into Configuration Mode. | OPM0, OPM1 | | ENTER_VMODE | Enters into Verification Mode. | OPM2 | | EXIT_CMODE | Leaves Configuration Mode to enter into Configured Mode. | OPM2 | | READ | Reads the register value at the specified address. | All | | NOP | Triggers no action in the device (equivalent to a "nop"). | All | | WRITEH | Update the most significant byte of the internal write buffer. | All | | WRITEL | Updates the least significant byte of the internal write buffer, and copies the contents of the complete buffer into the addressed register. The write buffer is cleared afterwards. | All (with restrictions) | An overview of the commands is given Figure 2-10. | Message | | Com | mand | | | | | | | Data | | | | | | F | |-------------|---|-----|------|---|----|----|----|-----|-----|------|-----|-----|-----|----|----|---| | ENTER_CMODE | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | ( | | ENTER_VMODE | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | ( | | EXIT_CMODE | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ( | | NOP | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | ( | | READ | 0 | 0 | 0 | 0 | A4 | A3 | A2 | A1 | A0 | 0 | 1 | 0 | 1 | 0 | 1 | > | | WRITEH | 0 | 1 | 0 | 0 | 0 | 1 | 0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | > | | WRITEL | 1 | 0 | 1 | 0 | A4 | A3 | A2 | A1 | A0 | D7 | D6 | D5 | D4 | D3 | D2 | > | Figure 2-10 SPI Commands Overview ## 2.4.4.5.2 Word Convention In order to simplify the description of the SPI commands, the following conventions are used (Table 2-4). Table 2-4 Word Convention | Acronym | Value | |--------------|----------------------------| | Va(REGISTER) | Value of register REGISTER | | $P_{B}$ | Parity Bit | Table 2-4 Word Convention (cont'd) | Acronym | Value | |-----------------------------------------------------------|-----------------------------------------------------------| | < <n< th=""><th>Left shift operation of n bits.</th></n<> | Left shift operation of n bits. | | x <sub>H</sub> y <sub>H</sub> | Result of the operation: x <sub>H</sub> OR y <sub>H</sub> | ## 2.4.4.5.3 ENTER\_CMODE Command The goal of this function is to set the device into Configuration Mode. After reception of a valid ENTER\_CMODE command, mode OPM2 is active. This command is only valid in Default Mode (OPM0 and OPM1). In case the request message is received while OPM1 is not active, the complete command is discarded and an SPI error occurs. **Table 2-5** describes the request message and the corresponding answer message. Table 2-5 ENTER\_CMODE request and answer messages | | Transfer 1 | Transfer 2 | |-----------------|-------------------|------------| | Request message | 1880 <sub>H</sub> | N.a. | | Answer message | N.a. | Va(PSTAT) | ## 2.4.4.5.4 ENTER\_VMODE Command The goal of this function is to set the device into Verification Mode. After reception of a valid ENTER\_VMODE command, mode OPM5 is active. This command is only valid in Configuration Mode (OPM2). In case the request message is received while OPM2 is not active, the complete command is discarded and an SPI error occurs. Table 2-6 describes the request message and the corresponding answer message. Table 2-6 ENTER\_VMODE request and answer messages | | Transfer 1 | Transfer 2 | |-----------------|-------------------|--------------------| | Request message | 1140 <sub>H</sub> | N.a. | | Answer message | N.a. | Va( <b>PSTAT</b> ) | ## 2.4.4.5.5 EXIT\_CMODE Command When a valid EXIT\_CMODE is received by the device, the Configuration Mode is left to Configured Mode (Mode OPM3 active). This command is only valid in Configuration Mode (OPM2). In case the request message is received while OPM2 is not active, the complete command is discarded and an SPI error occurs. **Table 2-7** describes the request message and the corresponding answer message. Table 2-7 EXIT\_CMODE request and answer messages | | Transfer 1 | Transfer 2 | |-----------------|-------------------|--------------------| | Request message | 1220 <sub>H</sub> | N.a. | | Answer message | N.a. | Va( <b>PSTAT</b> ) | ## 2.4.4.5.6 NOP Command This command triggers no specific action in the driver (equivalent to a "nop"). However, the mechanisms verifying the validity of the word are active. This command is valid in all operating modes. **Table 2-8** describes the request message and the corresponding answer message. Table 2-8 NOP request and answer messages | | Transfer 1 | Transfer 2 | |-----------------|-------------------|--------------------| | Request message | 1410 <sub>H</sub> | N.a. | | Answer message | N.a. | Va( <b>PSTAT</b> ) | #### 2.4.4.5.7 **READ Command** This command aims at reading the value of the register whose address is specified in the request message. This command is valid in all operating modes. However, in OPM4 and OPM6, the use of the READ command is restricted (see **Table 4-3**). If an access outside the allowed address range is performed, the access is discarded as invalid and an SPI error occurs. Table 2-9 describes the request message and the corresponding answer message. Table 2-9 READ request and answer messages | | Transfer 1 | Transfer 2 | |-----------------|------------|--------------| | Request message | See below | N.a. | | Answer message | N.a. | Va(Register) | #### Request message words Word 1: ( ADDRESS\_5BIT << 7 )] | $002A_H$ | $P_B$ . #### Answer message words Word 1: Value of REGISTER. ## 2.4.4.5.8 WRITEH This command aims at writing the upper byte of the internal write buffer with the specified value. This command has no other effect on the functionality of the device. This command is valid in all operating modes. Table 2-10 describes the request message and the corresponding answer message. Table 2-10 WRITEH request and answer messages | | Transfer 1 | Transfer 2 | |-----------------|------------|------------| | Request message | See below | N.a. | | Answer message | N.a. | Va(PSTAT) | ## Request message words Word 1: $4400_{H}$ | ( DATA\_8BIT << 1 ) | $P_{B}$ ## 2.4.4.5.9 WRITEL This command aims at updating the value of the register whose address is specified in the request message. This command is valid in all operating modes. However, depending on the active operating mode, this command is restricted to a given address range or specific registers (see **Table 4-4**). If an access outside the allowed address range is performed, the access is discarded as invalid and an SPI error occurs. At the reception of this command, the least significant byte of the internal buffer is written with the specified value, the contents of the buffer is copied to the register at the specified address and the complete write buffer is cleared. Table 2-11 describes the request message and the corresponding answer message. Table 2-11 WRITEL request and answer messages | | Transfer 1 | Transfer 2 | |-----------------|------------|------------| | Request message | See below | N.a. | | Answer message | N.a. | Va(PSTAT) | ## Request message words Word 1: $A000_{H} | (ADDRESS_5BIT << 7) | (DATA_6BIT << 1) | P_B$ . # 2.4.5 Operating Modes ## 2.4.5.1 General Operation At any time, the driver can be in one out of seven possible operating modes: - OPM0: Default Mode (default after reset, device is disabled). - OPM1: Error Mode (reached after Event Class B, device is disabled). - OPM2: Configuration Mode (device is disabled, configuration of the device can be modified). - OPM3: Configured Mode (device is configured and disabled). - OPM4: Active Mode (normal operation). - OPM5: Verification mode (intrusive diagnostic functions can be triggered). - OPM6: Weak active mode (the device can be turned on but with restrictions) The current active mode of the device is given by bit field **SSTAT.OPM**. The concept of the device is based on the following general ideas: - The driver can only switch the IGBT on when OPM4 mode is active (exception: weak-turn on in OPM6). - Starting from Mode OPM0 or OPM1, the Active Mode OPM4 can only be activated through a dedicated SPI command sequence and the activation of the hardware signal EN/FEN. As a result, the probability that the device goes to OPM4 mode due to random signals is negligible. - Differentiations of errors: different classes of errors are defined, leading to different behavior of the device. The state diagram for the operating modes is given in Figure 2-11: Figure 2-11 Operating Modes State Diagram ## 2.4.5.2 Definitions ## 2.4.5.2.1 Events and State Transitions The transitions from one state to the other are based on "events" and / or SPI commands. The following classification is chosen for defining the events. #### **Events Class A** The following (exhaustive) list of events are defined as Events Class A: - Occurrence of a DESAT event (leads to a safe turn-off sequence). - Occurrence of an OCP event (leads to a safe turn-off sequence). - Valid to Invalid transition on EN/FEN signal (leads to a regular turn-off sequence). - Tristate event due to an Output Stage Monitoring event. - Tristate event due to the activation of signal OSD. When an Event Class A occurs, the output stage either initiates either a safe turn-off sequence (DESAT, OCP, or a regular turn-off sequence (EN/FEN event) or goes in tristate (tristate event). The event is notified via an error bit in the corresponding register. Note: Contrarily to a reset event, an Event Class A does not affect the contents of the configuration registers. When an Event Class A occurs, the device may change its operating mode depending on which mode is active when the event occurs: - If it was in OPM4, it goes in OPM3. - If it was in OPM6, it goes in OPM5. In all other cases, the OPM is unaffected. A state transition due to an Event Class A leads to the activation of signal **NFLTA**. If no state transition occurs (if for example the device was not in OPM4 or OPM6), **NFLTA** is not activated (exception: tristate event - see **Chapter 2.4.7** for more details on failure notifications). #### **Events Class B** The following (exhaustive) list of events are defined as Events Class B: - Occurrence of a UVLO2 event. - · Occurrence of a OVLO2 event. - Occurrence of a UVLO3 event. - Occurrence of a OVLO3 event (with bit SCFG2.OVLO3D set). - Internal Supervision Error. - Verification Mode Time Out Error When an Event Class B occurs, the output stage initiates a regular turn-off sequence. The event is notified via an error bit in the corresponding register and (possibly) via the signal **NFLTB**. Note: Events Class B may affect the contents of the configuration registers. When an Event Class B occurs, the device may change its operating mode depending on which mode is active when the event occurs: if it was not in OPM1, it goes to OPM1. It is unaffected otherwise A state transition due to an Event Class B leads to the activation of signal **NFLTB**. If no state transition occurs (if for example the device was already in OPM1), **NFLTB** is not activated. See **Chapter 2.4.7** for more details on failure notifications. #### **Events Class C** Generally speaking, Events Class C are error events that do not lead to a change of the operating mode of the device. The following (non-exhaustive) list of events is comprised within the Event Class C: - Over Temperature Warning. - SPI Error. - · Shoot Through Protection error. - Etc. #### **SPI Commands** The following SPI commands have an impact on the device's operating mode. The SPI commands are described in **Chapter 2.4.4.5**. - ENTER CMODE. - ENTER VMODE. - EXIT\_CMODE. - Setting of bit SCTRL.CLRS (by writing register PCTRL) #### **Reset Events** A reset sets the device (or part of the device) in its default state. Reset events are described in Chapter 2.4.9. ## 2.4.5.2.2 Emergency Turn-Off Sequence The denomination "Emergency Turn-Off Sequence" (ETO) is used to describe the sequence of actions executed by the output stage of the device when an Event Class A (exception: tristate event), Class B or a Reset Event is detected. An ETO sequence is described by the following set of actions: - A Turn-Off sequence is initiated. In case of DESAT or OCP event, a safe turn-off sequence is initiated. For the other events, a regular turn-off sequence is initiated. - The device enters the corresponding OPM mode. As a consequence, the device is disabled. Once an ETO has been initiated, the device can not be reenabled for a maximum duration consisting of 256 OSC2 clock cycles. Consequently, the user shall wait for this duration before reenabling the device and sending PWM turn-on command. ## 2.4.5.2.3 Ready, Disabled, Enabled and Active State The device is said to be in Ready state in case no reset event is active on the primary chip. When the device is Ready, signal **NRST/RDY** is at High level. When the device is in Disabled State, the PWM turn-on commands are ignored. This means that whatever the input signal INP is, the output stage (if not tristated) delivers a constant turn-off signal to the IGBT. Unless otherwise stated, all other functions of the device work normally. When the device is not in Disabled State, it is said to be in Enabled State. In this case, the PWM signal command is processed normally (if the output stage is not tristated). Practically, the device is in Enabled State when either Mode OPM4 or Mode OPM6 is active. Active State corresponds to the normal operating state of the device. Practically, the device is in Active State when Mode OPM4 is active. Note: When the device is in Active State, it implicates it is in Enabled state. ## 2.4.5.3 Operation Modes Description #### **Default Mode (OPM0)** Mode OPM0 is the default operating mode of the device after power up or after a rest event. In OPM0, the device is in Disabled State. The following exhaustive list of events bring the device in OPM0 Mode: - Occurrence of a Reset Event. - Bit SCTRL.CLRS set while the device was in OPM1. #### **Error Mode (OPM1)** Mode OPM1 is the operating mode of the device after an Event Class B. The following exhaustive list of events bring the device in OPM1 Mode: Occurrence of an Event Class B. In OPM1, when bit **SCTRL.CLRS** is set via the corresponding SPI command, the device shall normally jump to OPM0. However, in case the conditions for an Event Class B are met at that moment, no state transition occurs and the device stays in OPM1. The operation of bit **SCTRL.CLRS** on the secondary sticky bits works normally. In OPM1, when a valid ENTER\_CMODE command is received, the device shall normally jump to OPM2. However, in case the conditions for an Event Class B are met at that moment, no state transition occurs and the device stays in OPM1 for the duration of the event. The state transition to OPM2 is executed as soon as the conditions leading to the Event Class B disappear. It shall be noted that no LMI error notification is issued. #### Configuration Mode (OPM2) Configuration Mode is the mode where the configuration of the device can be modified. When OPM2 is active, the device is in Disabled State. The following exhaustive list of events bring the device in Configuration Mode: Reception of a valid ENTER CMODE command while Mode OPM0 or OPM1 active. #### **Configured Mode (OPM3)** Configured Mode is the mode where the device is ready to be enabled. When OPM3 is active, the device is in Disabled State. The following exhaustive list of events bring the device in Mode OPM3: - Reception of a valid EXIT\_CMODE command while Mode OPM2 active. - Event Class A while Mode OPM4 active. #### **Active Mode (OPM4)** The Active Mode corresponds to the normal operating mode of the device. When OPM4 is active, the device is in Active State. The following exhaustive list of event bring the device in Active Mode: Invalid to Valid Transition on signal EN/FEN while Mode OPM3 active. ## **Verification Mode (OPM5)** Verification Mode is the mode where intrusive verification functions can be started. When OPM5 is active, the device is in disabled state. The following exhaustive list of event bring the device in Verification Mode: - Reception of a valid ENTER\_VMODE command while Mode OPM2 active. - Occurrence of an Event Class A while Mode OPM6 active. After a transition from Mode OPM2 to OPM5, an internal watchdog timer is started. If after time $t_{VMTO}$ , the device has not left both modes OPM5 or OPM6, a time-out event occurs and an Event Class B is generated. #### Weak Active Mode (OPM6) Weak Active Mode is the mode where the device can be activated to run diagnosis tests at system level. When OPM6 is active, the device is in Enabled State. A PWM turn-on command issues a Weak Turn-On on the secondary side. The following exhaustive list of event bring the device in Weak Active Mode: Invalid to Valid Transition on signal EN/FEN while Mode OPM5 active. The watchdog counter started when entering Mode OPM5 is not reset when entering OPM6. #### Implementation Notes related to State Transitions - An Event Class A or Class B detected on the secondary side lead to an immediate reaction of the device's output stage. Due to the latency of the inter-chip communication, the notification on the primary side is slightly delayed. - The activation of signal NFLTA or NFLTB is simultaneous to the corresponding state transition on the primary side. - It is possible to change the operating mode while a failure condition is present. This may however lead to a new immediate error notification and state transition. ## 2.4.5.4 Activating the device after reset After a reset event, the device is in Mode OPM0 and disabled. In order to be active, the device needs to enter Configuration Mode with the ENTER\_CMODE command. Once all the configurations have been performed, the Configuration Mode has to be exited with an EXIT\_CMODE command. Once this is done, the device can enter the Active Mode when Invalid to Valid transition on pin **EN/FEN** is detected. ## 2.4.5.5 Activating the device after an Event Class A or B If during operation, an Event Class A occurs, the device enters the OPM3 (or OPM5). Bit field **SSTAT.OPM** is updated accordingly. In order to reactivate the device, an invalid-to-valid transition has to be applied to signal **EN/FEN**. It means for example in EN Mode, that a Low-level and then a High level is applied to **EN/FEN**. If no Event Class A event is active, the device will enter OPM4 (respectively OPM6). If during operation, an Event Class B occurs, the device enters the Default Mode OPM1. Bit field **SSTAT.OPM** is updated accordingly. In order to reactivate the device, the steps defined in **Chapter 2.4.5.4** need to be performed. ## **2.4.5.6** Debug Mode The **DEBUG** pin gives the possibility to operate the device in the so-called Debug Mode. The goal of the Debug Mode is to operate the device without SPI interface. This mode should be used for development purpose only and is not intended to be used in final applications. At $V_{CC2}$ power-on, the level at pin **DEBUG** is latched. In case a High level is detected, the device enters the Debug Mode. Bit **SSTAT.DBG** is then set. In Debug Mode, the regular operation of the internal state machine is modified, so that the device can only enter OPM3 or OPM4. As a result Modes OPM0, OPM1, OPM2, OPM5 and OPM6 are completely bypassed. In case of a Reset event, the device goes to OPM3 (instead of OPM0). Besides, in Debug Mode, events leading normally to an Event Class B are replaced an Event Class A, resulting in the activation of signal **NFLTA**. Event Class B are therefore not generated by the device in Debug Mode (and signal **NFLTB** shall not be used). It should be noted that the configuration of the device in Debug Mode corresponds to the default settings and can not be changed (for example, the DESAT function is completely deactivated). In Debug Mode, the operation of the device is otherwise similar to regular operation. It means in particular that the signal **EN/FEN** has to be managed properly: when the device is in OPM3, a Low to High level transition has to be applied to the device in order to enter OPM4 (Active Mode). Note: Once it has been latched at power-on, the level on the pin **DEBUG** has no impact on the device until the next power-on event on the secondary side. # 2.4.6 Driver Functionality The structure of the output stage and its associated external booster of the device is depicted Figure 2-12: Figure 2-12 Output Stage Diagram of Principle #### 2.4.6.1 Overview Two turn-off behaviors are supported by the device, depending on the event causing the turn-off action. - Regular Turn-Off. - Safe Turn-Off. A Safe Turn-Off sequence uses the timing and plateau level parameters defined in register **SSTTOF**. It is triggered by a DESAT or an OCP event only. A turn-off sequence which is not "Safe" is then "Regular". A Regular Turn-Off sequence uses the timing parameters defined in register **SRTTOF** and the plateau level defined by **SCTRL.GPOFS**. ## Two Level Turn-Off (TTOFF) Because a hard turn-off may generate a critical overvoltage on the IGBT leading eventually to its destruction, the 1EDI2002AS supports the Two Level Turn-Off functionality (TTOFF). The TTOFF function consists in switching the IGBT off in three steps in such a way that: - 1. The IGBT gate voltage is first decreased with a reduced slew rate until a specific (and programmable) voltage is reached by the **TOFF** signal. - 2. TOFF (and TON) voltage is stabilized at this level. The IGBT Gate voltage forms thus a plateau. - 3. Finally, the switch-off sequence is resumed using hard commutation. The TTOFF delays and plateau voltage are fully programmable using the corresponding SPI commands. For a Regular Turn-Off sequence, the TTOFF delay is defined by bit field **SRTTOF.RTVAL**. Setting this field to 00<sub>H</sub> completely disables the TTOFF function for all Regular Turn-Off sequences (but this has no effect on Safe Turn-Off sequences). The plateau level is defined by **SCTRL.GPOFS**. If this function is to be activated, a minimum value for the delay time has to be programmed. For a Safe Turn-Off sequence, the TTOFF delay is defined by bit field ${\tt SSTTOF.STVAL}$ . Setting this field to $00_{\tt H}$ completely disables the TTOFF function for all Safe Turn-Off sequences (but this has no effect on Regular Turn-Off sequences). If this function is to be activated, a minimum value for the delay time has to be programmed. The plateau level is defined by ${\tt SSTTOF.GPS}$ . The timing of a Safe Turn-Off event is in the clock domain of the main secondary oscillator (OSC2). The timing of a Regular Turn-Off event is in the clock domain of the Start-Stop Oscillator (SSOSC2), leading to high accuracy and low PWM distortion When using the TTOFF function (with a non-zero delay), the PWM command is received on pin INP is delayed by the programmed delay time (Figure 2-13). For pulses larger than the TTOFF delay ( $t_{PULSE} > t_{TTOFF}$ +two SSOSC cycles), the output pulse width is kept identical to the input pulse width. For smaller pulses ( $t_{PULSE} < t_{TTOFF}$ +2 two SSOSC cycles), the output pulse is identical to the programmed delay. The minimum pulse width delivered by the device to the IGBT is therefore the programmed delay time extended by two SSOSC cycles. The device allows for external booster voltage compensation at the IGBT gate. When bit **SCFG.VBEC** is cleared, the voltage at **TOFF** at the plateau corresponds to the programmed value. When bit **SCFG.VBEC** is set, an additional $V_{BE}$ (base emitter junction voltage of an internal pn diode) is substracted from the programmed voltage at **TOFF** in order to compensate for the $V_{BE}$ of an external booster. Figure 2-13 TTOFF: Principle of Operation #### Two Level Turn-On (TTON) In order to increase EM compatibility and the efficiency of the whole system, the 1EDI2002AS supports the Two Level Turn-On functionality (TTON). The TTON function consists in switching the IGBT on in three steps in such a way that: - 1. The IGBT gate voltage is first increased until a specific (and programmable) voltage is reached by the **TON** signal. - 2. TON (and TOFF) voltage is stabilized at this level. The IGBT Gate voltage forms thus a plateau. - 3. Finally, the switch-on sequence is resumed up to the maximum output voltage. The TTON feature needs to be activated by configuring the delay with bit field **SCFG2.TTOND**. The plateau voltage level can be configured during run time by updating bit field **SCTRL.GPONS**. This bit field can also be programmed to a value generating a hard turn-on. When using the TTON function (with a non-zero delay), the PWM command is received on pin **INP** is **not** delayed by the programmed TTON delay time (**Figure 2-14**). However, the minimum pulse width that can be generated corresponds to the programmed TTON delay. Thus, for input pulses smaller than the TTON delay ( $t_{PULSE} < t_{TTON}$ ), the output pulse width is extended. The device allows for external booster voltage compensation at the IGBT gate. When bit SCFG2.VBEC is cleared, the voltage at TON at the plateau corresponds to the programmed value. When bit SCFG2.VBEC is set, an additional $V_{BE}$ (base emitter junction voltage of an internal pn diode) is **added** to the programmed voltage at TON in order to compensate for the $V_{BE}$ of an external booster. The TON and TTOFF functions can be used simultaneously. Figure 2-14 TTON: Principle of Operation #### **Pulse Suppressor** In order to increase the device's robustness against external disturbances, a pulse suppressor can be enabled by setting bit SCFG.PSEN. Register SRTTOF shall also programmed with a value higher than 2<sub>H</sub>. When a PWM turn-on sequence occurs, the activation of the output stage is delayed by the programmed TTOFF number of cycles, as for a normal TTOFF sequence. However, the PWM command received by the secondary chip signal is internally sampled at every SSOSC cycle before the actual turn-on command is executed by the output stage. If at least one of the sampling point does not detect a high level, the turn-on sequence is aborted and the device is not switched on. In case a valid PWM ON command is detected by the secondary side after the decision point the previous sequence has been aborted, a new turn-on sequence is initiated. One of the consequence of activating the pulse suppressor is that all PWM pulses shorter than the programmed TTOFF plateau time are filtered out (Figure 2-15). Note: The Pulse Suppressor only acts on turn-on pulses, not on turn-off pulses. Figure 2-15 TTOFF: pulse suppressor aborting a turn-on sequence ## 2.4.6.2 Switching Sequence Description **Figure 2-16** shows an idealized switching sequence. When a valid turn-on command is detected, a certain propagation time $t_{PDON}$ is needed by the logic to transfer the PWM command to the secondary side. At this point the TTOFF delay time $t_{TTOFF}$ defined by bit field **SRTTOF.RTVAL** is added before the turn-on command is executed. Signal **TON** is then activated, while signal **TOFF** is deactivated. In case the two level turn-on function is active, signal TON is increased up to the plateau voltage defined by bit field **SCTRL.GPONS**. The duration $t_{TTON}$ between the beginning of the turn-on sequence and the moment where the switching sequence is resumed is defined by bit field **SCFG2.TTOND**. When a valid turn-off command is detected, a certain propagation time $t_{DOFF}$ is needed by the command to be processed by the logic on the secondary side. This propagation time depends on the event having generated the turn-off action (non exhaustive list): - In case of a PWM turn-off command at pin INP, t<sub>DOFF</sub>=t<sub>PDOFF</sub>. - In case of a DESAT Event, t<sub>DOFF</sub>=t<sub>OFFDESAT2</sub>. - In case of an OCP event, $t_{DOFF} = t_{OFFOCP2}$ . - In case of an Event Class A on the primary side: t<sub>DOFF</sub>=t<sub>OFFCLA</sub>. - In case of an Event Class B on the secondary side: t<sub>DOFF</sub>=t<sub>OFFCLB2</sub>. When the turn-off command is processed by the logic, signal **DACLP** is deactivated (i.e. active clamping is enabled). Signal **TON** and **TOFF** are decreased with the slew rate $t_{SLEW}$ fixed by hardware. Once the voltage at pin **TOFF** has reached the value defined by bit field **SCTRL.GPOFS** (or **SSTTOF.GPS** in the case of a safe turn-off), the turn-off sequence is interrupted. Time $t_{TTOFF}$ is defined as the moment when the device starts turning off signal **TOFF**, and the moment where the turn-off sequence is resumed. Depending on the event that triggered the turn-off sequence, $t_{TTOFF}$ is given by either bit field **SRTTOF.RTVAL** or **SSTTOF.STVAL**. Once the TTOFF time has elapsed, a hard commutation takes place, and signals **TON** and **TOFF** are driven to $V_{FE2}$ . Note: Once a turn-off sequence is started, it is completed to the end with the same delay parameters. At the moment when the hard commutation takes place, signal **DACLP** remains deactivated for time t<sub>ACL</sub> defined by bit field **SACLT.AT**. When this time is elapsed, signal **DACLP** is reactivated (i.e. active clamping is disabled). When bit **SCFG2.ACLPM** is set, signal **DACLP** is only deactivated in case of a safe turn-off sequence, for a total duration t<sub>ACL</sub> (+ t<sub>TTOFF</sub>, if applicable). In case **SACLT.AT** is set to $0_H$ , **DACLP** is constantly activated (constant High level). In case **SACLT.AT** is set to FF<sub>H</sub>, **DACLP** is constantly at Low level. The Gate Monitoring function (time-out mechanism) is started at each turn-on and turn-off sequence. See Chapter 3.4.2 for more details. Figure 2-16 Idealized Switching Sequence ## 2.4.6.3 Disabling the output stage The output stage of the device can be disabled, i.e. tristated. There are two ways to tristate the device: either via signal OSD or via the Output Stage Monitor (see Chapter 3.2.4). The current state of the output stage is indicated by bit **SSTAT.HZ**. If the bit is cleared, the output stage operates normally and issues a High or a Low level. If it is set, signals **TON** and **TOFF** are tristated. If the transition from normal operation to tristate is caused by the Output Stage Monitoring, an Event Class A is generated. If it is caused by a High Level detected on pin OSD, an Event Class A is generated only if bit SCFG.OSDAD is cleared. Otherwise, if SCFG.OSDAD is set, no event is generated (i.e OPM mode not changed). When bit SSTAT.HZ is set, sticky bit SER.OSTER is set (independently from the value of SCFG.OSDAD). Figure 2-17 shows the principle of operation of the Output Stage Disable mechanisms. The activation of signal NFLTA due to a tristate event depends on the configuration of the chip (see Chapter 2.4.7). Figure 2-17 Output Stage Disable: Principle of Operation Note: Bit SSTAT.HZ is the result of the logical operation of bit SCTRL.OSTC being ORed with bit SSTAT2.OSDL. #### OSD Signal The input signal **OSD** is used as a control signal in order to tristate the output stage of the device. A Low level at pin **OSD** corresponds to the normal operation of the device. When signal **OSD** is at High level, the output stage is tristated. A High to Low transition of signal **OSD** clears bit **SCTRL.OSTC**. The level read by the device at pin OSD is given by bit SSTAT2.OSDL. #### **Output Stage Monitoring** The Output Stage Monitoring function is described in **Chapter 3.2.4**. In case the OSM detects an error condition, bit **SCTRL.OSTC** is set and the output stage is tristated. The functionality of the OSM is controlled by bit **SCFG.OSMD**. When this bit is set, the OSM is inhibited. # 2.4.6.4 Passive Clamping When the secondary chip is not supplied, signals **TOFF**, **TON** and **GATE** are clamped to $V_{EE2}$ . See **Chapter 5.5.4** for the electrical capability of this feature. #### 2.4.7 Fault Notifications The device provides two kinds of fault notification mechanisms: - Pins NFLTA, NFLTB and NRST/RDY allow for fast error notification to the main microcontroller. All signals are active low. - Error bits can be read by SPI. The activation of signal NRST/RDY is associated with Reset Events (see Chapter 2.4.9). The activation of signal NFLTA is associated with Class A Events. The activation of signal NFLTB is associated with Class B Events. In general the activation of signal NFLTA or NFLTB is linked to a state transition of the state machine. If an Event Class A occurs that leads to a state transition (from OPM4 to OPM3 or OPM6 to OPM5), signal **NFLTA** is activated. In case an Event Class A occurs that does not lead to a state transition, **NFLTA** is not activated (exception: tristate events). However, the corresponding error bit in register **PER** or **SER** is set. Tristate events are handled in a special way. Tristate events can be generated either by the output stage monitoring (when enabled) or by a High Level at pin OSD. In case bit **SCFG.OSMD** is set, the OSM is completely disabled and therefore can not generate any tristate events (and consequently it can not generate Events Class A). In case bit **SCFG.OSDAD** is set, a transition to High Level of pin **OSD** does not generate any state transition. As a result, no Event Class A is generated. However, bit **SER.OSTER** is set and the output stage is in tristate for the duration for which pin **OSD** is at High Level. Additionally, signal **NFLTA** can be activated directly by the status bits on the primary side. This allows to have signal **NFLTA** activated in any OPM mode in case of tristate events. If **PCFG.OSTAEN** is set, **NFLTA** is activated at the transition of bit **PER.OSTER** from $0_B$ to $1_B$ . If **PCFG.OSMAEN** is set, **NFLTA** is activated at the transition of bit **PSTAT2.OSTC** from $0_B$ to $1_B$ . In case both bits **PCFG.OSTAEN** and **PCFG.OSMAEN** are cleared, **NFLTA** is only activated in case of a state transition of the state machine. If an Event Class B occurs that leads to a state transition (to OPM1), signal **NFLTB** is activated. In case an Event Class B occurs that does not lead to a state transition, **NFLTB** is not activated. However, the corresponding error bit in register **PER** or **SER** is set. OVLO3 Events are handheld in a special way. In case bit **SCFG2.OVLO3D** is set, an OVLO3 event does not lead to a transition of the state machine (**NFLTB** is not activated). Besides, no Emergency Turn-Off sequence is initiated. However, bit **SER.OVLO3ER** is set. Therefore, when bit **SCFG2.OVLO3D** is set, OVLO3 detection mechanism behaves like an Event Class C. Table 2-12 describes how failure notifications are cleared: **Table 2-12 Failure Notification Clearing** | | NFLTA / B signals | Primary Sticky Bits | Secondary Sticky Bits | |------------------------------------|----------------------------|---------------------|-----------------------| | PCTRL.CLRP set | De-assertion | Cleared | - | | PCTRL.CLRS set 1) | - | - | Cleared | | EN/FEN Invalid to Valid transition | De-assertion <sup>2)</sup> | - | - | <sup>1)</sup>If the device is in OPM1, setting bit SCTRL.CLRS leads to a transition to OPM0 The level issued by the device on pins **NFLTA** and **NFLTB** is given by bits **PSTAT2.FLTA** and **PSTAT2.FLTB**. The levels read by the device at those pins is given by bits **PPIN.NFLTAL** and **PPIN.NFLTBL**. <sup>2)</sup> Only in OPM3 and OPM5. In other Operating Modes, no de-assertion is done. # 2.4.8 EN Signal Pin The **EN/FEN** signal allows the logic on the primary side to have a direct control on the state of the device. A valid signal has to be provided on this pin. A valid to invalid transition of the signal on pin **EN/FEN** generates an Event Class A. Pin **EN/FEN** should be driven actively by the external circuit. In case this pin is floating, an internal weak pull-down resistor ensures that the signal is low. Note: It should be noted that even if the signal at pin **EN/FEN** is valid, the device can still be in disabled state. This may happen for example if another error is being detected Depending on the value of bit PCFG2.FEN, two types of valid signals can be chosen from: #### **EN Mode** When the EN Mode is selected (bit PCFG2.FEN cleared), pin EN/FEN acts as an Enable pin. A valid EN/FEN signal is defined as a digital High level. When EN/FEN is at Low level, the signal is considered as not valid and the device is in Disabled State. In case of a High-to-Low transition, an Event Class A is generated. #### **FEN Mode** When the FEN Mode (bit **PCFG2.FEN** set) is selected, a valid signal is defined as a periodic clock signal. The signal is constantly monitored by a watchdog unit. The watchdog evaluates the signal as valid if two consecutive valid half-periods are detected. If, after a valid signal has been recognized, a timing violation is detected by the watchdog, an Event Class A is generated. Every time an edge (rising or falling) is received, a counter is started. The counter is incremented at a frequency of $f_{OSC1}/8$ . The following edge is expected by the device during a window corresponding to the time between state 2 and state 6 of the counter. in case the edge comes too early or too late, an Event Class A is generated. An Invalid to Valid transition of signal **EN/FEN** deactivates signals **NFLTA** and **NFLTB** (when the device is in OPM3 or OPM5 only). The levels read by the device at pin **EN/FEN** is given by bits **PPIN.ENL**. The validity status of **EN/FEN** signal is given by bit **PSTAT2.ENVAL**. #### 2.4.9 Reset Events A reset event sets the device and its internal logic in the default configuration. All user-defined settings are overwritten with the default values. The list of reset events and their effect is summarized in **Table 2-13**. **Table 2-13 Reset Events Summary** | Reset Event | Primary | Secondary | Notification | Notification | |--------------------------------------------------------|---------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | (primary) | (secondary) | | NRST/RDY Input<br>signal active (driven<br>externally) | Reset | Soft Reset | <ul> <li>NRST/RDY Low (during event).</li> <li>Bit PER.RSTE1 and PER.RST1 set.</li> <li>Bit PER.CER1 is not set.</li> <li>Event Class B (NFLTB activated) at the end of the reset event.</li> </ul> | <ul> <li>Bit SER.CER2 set (in case of lifesign lost).</li> <li>Output Stage issues a PWM OFF command.</li> <li>OSD pin functionality operational.</li> </ul> | | UVLO1 Event | Reset | Soft Reset | <ul> <li>NRST/RDY Low (driven by device during event).</li> <li>Bit PER.RST1 set (once V<sub>CC1</sub> valid again).</li> <li>Bit PER.CER1 is not set.</li> <li>Event Class B (NFLTB activated) at the end of the reset event.</li> </ul> | <ul> <li>Bit SER.CER2 set (in case of lifesign lost).</li> <li>Output Stage issues a PWM OFF command.</li> <li>OSD pin functionality operational.</li> </ul> | | OSC1 not starting at power-up | Reset | Soft Reset | <ul> <li>NRST/RDY Low (driven by device during event).</li> <li>Bit PER.RST1 set (once OSC1 valid again).</li> <li>Bit PER.CER1 is not set.</li> <li>Event Class B (NFLTB activated) at the end of the reset event.</li> </ul> | <ul> <li>Bit SER.CER2 set (in case of lifesign lost).</li> <li>Output Stage issues a PWM OFF command.</li> <li>OSD pin functionality operational.</li> </ul> | | IREF1 shorted to ground or open | Reset | Soft Reset | <ul> <li>NRST/RDY Low (driven by device during event).</li> <li>Bit PER.RST1 set (once IREF1 valid again).</li> <li>Bit PER.CER1 is not set.</li> <li>Event Class B (NFLTB activated) at the end of the reset event.</li> </ul> | <ul> <li>Bit SER.CER2 set (in case of lifesign lost).</li> <li>Output Stage issues a PWM OFF command.</li> <li>OSD pin functionality operational.</li> </ul> | | Memory Error on<br>Primary | Reset | Soft Reset | <ul> <li>NRST/RDY Low (driven by device during event).</li> <li>Bit PER.RST1 set (when failure condition is removed).</li> <li>Bit PER.CER1 is not set.</li> <li>Event Class B (NFLTB activated) at the end of the reset event.</li> </ul> | <ul> <li>Bit SER.CER2 set (in case of lifesign lost).</li> <li>Output Stage issues a PWM OFF command.</li> <li>OSD pin functionality operational.</li> </ul> | Table 2-13 Reset Events Summary | Reset Event | Primary | Secondary | Notification (primary) | Notification (secondary) | |-----------------------------------|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | UVLO2 Event | - | Hard Reset | <ul> <li>Event Class B (NFLTB activated, bit PER.CER1 set).</li> <li>Bit PSTAT.SRDY cleared for the duration of the failure.</li> </ul> | <ul> <li>Signal NUV2 at Low level (if V<sub>CC2</sub> <v<sub>UVLO2).</v<sub></li> <li>Bit SER.RST2 (once V<sub>CC2</sub> valid again).</li> <li>Output Stage issues a PWM OFF command.</li> <li>OSD pin functionality operational for: V<sub>CC2</sub> &gt; V<sub>RST2</sub>.</li> </ul> | | OSC2 not starting at power-up | - | Hard Reset | <ul> <li>Event Class B (NFLTB activated, bit PER.CER1 set)</li> <li>Bit PSTAT.SRDY cleared</li> </ul> | <ul> <li>Output Stage issues a<br/>PWM OFF command.</li> <li>OSD pin functionality<br/>operational.</li> </ul> | | OSC2 misfunction during operation | - | Soft Reset | <ul> <li>Event Class B (NFLTB activated, bit PER.CER1 set)</li> <li>Bit PSTAT.SRDY cleared for the duration of the failure.</li> </ul> | <ul> <li>Output Stage issues a<br/>PWM OFF command.</li> <li>OSD pin functionality<br/>operational.</li> </ul> | | IREF2 open | - | Hard Reset | <ul> <li>Event Class B (NFLTB activated, bit PER.CER1 not)</li> <li>Bit PSTAT.SRDY cleared</li> </ul> | None. | | VREG shorted to ground | - | Undefined | <ul> <li>Event Class B (NFLTB activated, bit PER.CER1 set)</li> <li>Bit PSTAT.SRDY cleared.</li> </ul> | <ul> <li>Signal NUV2 at Low<br/>Level.</li> <li>Output Stage issues a<br/>PWM OFF command.</li> </ul> | | Memory Error on<br>Secondary | - | Hard Reset | <ul> <li>Event Class B (NFLTB activated, bit PER.CER1 set).</li> <li>Bit PSTAT.SRDY cleared.</li> </ul> | <ul> <li>Output Stage issues a<br/>PWM OFF command.</li> <li>OSD pin functionality<br/>operational.</li> </ul> | All reset events set the device in Mode OPM0. In a soft reset, the logic works further, but the registers use the default values. In case of a reset condition on the primary side, the behavior of the pin of the device is defined in Table 2-14. Table 2-14 Pin behavior (primary side) in case of reset condition | Pin | Output Level | Comments | |----------|--------------|----------| | SDO | Low | | | DOUT | Tristate | | | NFLTB | Low | | | NFLTA | High | | | NRST/RDY | Low (GND1) | | In case of a hard reset condition on the secondary side, the behavior of the pin of the device is defined in **Table 2-15**. Table 2-15 Pin behavior (secondary side) in case of reset condition | Pin | Output Level | Comments | |-------|-------------------------|--------------------------------------| | TON | Low (V <sub>EE2</sub> ) | Passive Clamping | | TOFF | Low (V <sub>EE2</sub> ) | Passive Clamping | | DESAT | Low (GND2) | Clamped. | | GATE | Low (V <sub>EE2</sub> ) | Passive Clamping | | DACLP | High (5V) | Active clamping disabled by default. | | NUV2 | Low (GND2) | | # 2.4.10 Operation in Configuration Mode This section describes the mechanisms to configure the device. ## 2.4.10.1 Static Configuration Parameters Static parameters can configured when the device is in Mode OPM2 by writing the appropriate register. Once Mode OPM2 is left with the SPI Command EXIT\_CMODE, the configuration parameters are frozen on both primary and secondary chips. This means in particular that write accesses to the corresponding registers are invalidated. This prevents static configurations to be modified during runtime. Besides, the configuration parameters on the primaryand secondary side are protected with a memory protection mechanism. In case the values are not consistent, a Reset Event and / or an Event Class B is generated. ## 2.4.10.1.1 Configuration of the SPI Parity Check The SPI interface supports by default an odd parity check. The Parity Check mechanism (active at the reception of an SPI word) can be disabled by setting bit **PCFG.PAREN** to $0_B$ . Setting bit **PAREN** to $1_B$ enables the Parity Check. Parity Bit Generation for the transmitter can not be disabled. ## 2.4.10.1.2 Configuration of NFLTA Activation in case of Tristate Event Signal **NFLTA** is normally activated by a state transition of the internal state machine. However, it can be also configured to be activated in relation with the primary bits **PER.OSTER** or **PSTAT2.OSTC**. This is configured thanks to bits **PCFG.OSTAEN** and **PCFG.OSMAEN**. ## 2.4.10.1.3 Configuration of the STP Minimum Dead Time The minimum dead time for the Shoot-Through Protection can be programmed by writing bit field **PCFG2.STPDEL**. The value programmed corresponds to a number of OSC1 clock cycles. Note: Register PCFG2 can only be written if bit PCFG.CFG1 is set. ## 2.4.10.1.4 Configuration of the EN/FEN Mode The mode of operation of pin **EN/FEN** can be programmed by writing bit field **PCFG2.FEN**. The description of the operating modes is given in **Chapter 2.4.8**. Note: Register PCFG2 can only be written if bit PCFG.CFG1 is set. ## 2.4.10.1.5 Configuration of the Digital Channel The direction of pin **DIO1** can be programmed by writing bit field **PCFG2.DIO1**. The direction of pin **DIO2** can be programmed by writing bit field **SCFG2.DIO2**. Note: Register PCFG2 can only be written if bit PCFG.CFG1 is set. Register SCFG2 can only be written if bit SCFG.CFG2 is set. ## 2.4.10.1.6 Configuration of **DOUT** Signal Activation The signal at pin **DOUT** can be activated or deactivated by programming bit **PCFG2.DOEN1**. If deactivated, pin **DOUT** delivers a steady Low signal. The rest of the logic is not affected by this setting. Besides, bit **SCFG2.ISMEN** has to be set as well. Furthermore, permanent DESAT clamping shall be deactivated (**SCFG.DSTCEN** cleared). Note: Register PCFG2 can only be written if bit PCFG.CFG1 is set. Register SCFG2 can only be written if bit SCFG.CFG2 is set ## 2.4.10.1.7 Configuration of the V<sub>BE</sub> Compensation The $V_{BE}$ compensation of signal **TON** and **TOFF** can be activated or deactivated by writing bit **SCFG.VBEC**. See **Chapter 2.4.6** for more details. ## 2.4.10.1.8 Deactivation of Output Stage Monitoring The OSM function can be disabled by setting bit **SCFG.OSMD**. ## 2.4.10.1.9 Deactivation of Events Class A due to pin OSD By setting bit **SCFG.OSDAD**, Event Class A are not issued in case of a Tristate event generated by pin **OSD**. Other actions such as tristating the output stage or setting bit **SER.OSTER** are performed normally. ## 2.4.10.1.10 Clamping of DESAT pin By setting bit **SCFG.DSTCEN**, the DESAT signal is clamped to V<sub>GND2</sub> while the output stage of the device issues a PWM OFF command and during blanking time periods. By clearing bit **SCFG.DSTCEN**, the DESAT clamping is only activated during blanking time periods. In order to use the IGBT Monitoring function, bit **SCFG.DSTCEN** shall be cleared. ## 2.4.10.1.11 Activation of the Pulse Suppressor The pulse suppressor function associated with the TTOFF function can be activated by setting bit **SCFG.PSEN**. When activated, **SRTTOF.RTVAL** shall be programmed with a minimum value (see **Page 119**). # 2.4.10.1.12 Configuration of the Verification Mode Time Out Duration The duration of the time out in verification mode is selectable via bit SCFG.TOSEN. ## 2.4.10.1.13 **DESAT** Threshold Level Configuration By writing bit field **SCFG2.DSATL**, it is possible to select the detection level of the **DESAT** comparator (which is also the level for the **DOUT** function). Note: Register SCFG2 can only be written if bit SCFG.CFG2 is set. ## 2.4.10.1.14 Configuration of the TTON Delay The TTON delay can be configured by writing bit field **SCFG2.TTOND**. Programming 0<sub>H</sub> as a delay value disables the TTON for all turn-on sequences. Hard turn-on are performed instead. In case the TTON function is wished, a minimum value for the delay has to be programmed (see **Page 112**). The TTON delay can be calibrated using the TCF feature of the device. Note: Register SCFG2 can only be written if bit SCFG.CFG2 is set. ## 2.4.10.1.15 Configuration of DACLP Activation Mode The **DACLP** activation mode can be programmed by writing bit **SCFG2.ACLPM**. When this bit is cleared, signal **DACLP** is deactivated at every Turn-Off sequence (with the programmed activation time). When it is set, **DACLP** is deactivated **only** in case of an Emergency Turn-Off sequence. Note: Register SCFG2 can only be written if bit SCFG.CFG2 is set. #### 2.4.10.1.16 **OVLO3 Operation Mode** The activation mode of the OVLO3 function can be selected by programming bit **SCFG2.OVLO3D**. When this bit is cleared, an Event Class B is generated in case on a OVLO3 event (V<sub>EE2</sub> above a given threshold). When this bit is set, no Event Class B is generated in case of an OVLO3 event, but an Event Class C: the OPM mode is not affected, the output stage is not turned off and signal NFLTB is not activated. Nevertheless, bit **SER.OVLO3ER** is set (and mirrored to **PER.OVLO3ER**). Note: Register SCFG2 can only be written if bit SCFG.CFG2 is set. ## 2.4.10.1.17 Configuration of the TTOFF Delays The TTOFF delays for Regular and Safe Turn-Off sequences can be programmed separately by writing registers **SRTTOF** or **SSTTOF**. The delay for Regular Turn-Off can also be configured using the Timing Calibration Feature. Programming $0_H$ as a delay value disables the TTOFF for the concerned Turn-Off Sequence. Hard turn-off are performed instead. In case the TTOFF function is wished, a minimum value for the delay has to be programmed (see Page 119 and Page 120). When safe two level turn-off is used (non zero delay) in normal operating mode (OPM4), the programmed safe turn-off delay value shall be higher than the programmed regular two level turn off delay. # 2.4.10.1.18 Configuration of the Safe TTOFF Plateau Level The plateau level for safe two level turn off sequences can be programmed with bit field **SSTTOF.GPS**. The plateau level value for safe turn-off sequences shall be lower than the one selected for regular turn-off sequences. ## 2.4.10.1.19 Configuration of the DESAT Blanking Time The blanking time for the DESAT protection can be configured by writing bit field **SDESAT.DSATBT**. In case this function is used, a minimum value for the delay has to be programmed (see **Page 117**). Note: The programmed OCP blanking time shall be smaller than the programmed DESAT blanking time. # 2.4.10.1.20 Configuration of the OCP Blanking Time The blanking time for the OCP protection can be configured by writing bit field **SOCP.OCPBT**. Programming $0_H$ deactivates the blanking time feature. The programmed blanking time shall not exceed a maximum value (see Page 118). Note: The programmed OCP blanking time shall be smaller than the programmed DESAT blanking time. ## 2.4.10.1.21 Configuration of DACLP Activation Time The **DACLP** activation time after hard commutation can be programmed by writing bit field **SACLT.AT**. In case value $0_H$ is programmed, the device delivers at **DACLP** a constant High level. In case an activation time is required, a minimum value for the delay has to be programmed (see **Page 123**). In case value FF<sub>H</sub> is programmed, the device delivers a constant Low level at **DACLP**. ## 2.4.10.2 Dynamic Configuration The TTOFF plateau level in regular turn-off can be modified during runtime by writing bit field **PCTRL2.GPOF**. The value of this bit field is periodically transferred to the secondary side. The last valid received value by the primary side is available at bit field **PSTAT.GPOFS**. The value currently used by the secondary chip is available at bit field **SCTRL.GPOFS**. The TTOFF plateau for safe turn-off can only be configured statically with bit field SSTTOF.GPS. This dynamic configuration of the plateau level allows to compensate for temperature variations of the I-V characteristic of the IGBT. In overcurrent conditions, the maximum current flowing through the IGBT when the plateau is reached can be limited more accurately. Similarly, The WTOand the TTON plateau level can be configured by writing bit field PCTRL.GPON. The plateau value stored in the device at the beginning of the corresponding switching sequence is latched and active until the next switching sequence. ## 2.4.10.3 Delay Calibration In order to compensate for timing errors due to part-to-part variations, a dedicated Timing Calibration Feature (TCF) has been implemented. The TCF works in such a way that the PWM input signal is used to start and stop a counter clocked by the Start-Stop Oscillator of the Output Stage. As a result, the following delays and timing can be configured that way: - · TTOFF delay for Regular Turn-Off. - TTON delay. The TCF allows to compensate for part to part variations of the frequency of the Start-Stop oscillator. This results in better accuracy for application critical timing. Device specific variations, e.g. temperature related, are not compensated though. The TCF can be activated or deactivated in Configuration Mode by writing bit field **SSCR.VFS2**. The device shall then be set in OPM6 and the PWM signal applied. Details about the TCF operation are given in **Chapter 3.5.9**. # 2.4.11 Low Latency Digital Channel The low latency digital channel aims at providing an alternative to discrete galvanic isolators. Digital signals can be transmitted through pins DIO1 and DIO2. The direction of the channel is given by bit field PCFG2.DIO1 and SCFG2.DIO2. The functionality of the channel is shown Figure 2-18. Figure 2-18 Low Latency Digital Channel The voltage level at pin **DIO1** can be read at bit **PPIN.DIO1L**. The voltage level at pin **DIO2** can be read at bit **SSTAT2.DIO2L**. The input stages of signals **DIO1** and **DIO2** include each a Debouncing Filter. The input signals are that way filtered from glitches and noise (mini-filter of two consecutive OSC2 cycles). # 3 Protection and Diagnostics This section can describes the safety relevant functions implemented in the 1EDI2002AS. ## 3.1 Supervision Overview The 1EDI2002AS driver provides extended supervision functions, in order to achieve ASIL requirements on system level. **Table 3-1** gives an overview of the implemented functions. Table 3-1 Safety Related Functions | Protection Feature | Description | Cate-<br>gory | Comments | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------| | DESAT | Monitoring of the collector-emitter voltage of the IGBT in ON state. | Α | See Chapter 3.2.1 | | OCP | Monitoring of the current on the IGBT's auxiliary emitter path. | Α | See Chapter 3.2.2 | | External Enable | Fast deactivation via an external Enable signal on the primary. | Α | See Chapter 3.2.3 | | Output Stage<br>Monitoring | Monitoring of <b>TON</b> and <b>TOFF</b> signals. | Α | See Chapter 3.2.4 | | Power Supply<br>Monitoring | Under Voltage Lock-Out function on $V_{CC1}$ , $V_{CC2}$ and $V_{EE2}$ ; Over Voltage Lock-Out on $V_{EE2}$ and $V_{CC2}$ . | В | See Chapter 3.3.1 | | Internal Supervision | Monitoring of the key internal functions of the chip. | В | See Chapter 3.3.2 | | STP | Shoot Through Protection. | С | See Chapter 3.4.1 | | Gate Monitoring | Monitoring of the <b>GATE</b> voltage during a switching sequence. | С | See Chapter 3.4.2 | | Temperature<br>Monitoring | Over temperature warning for the driver. | С | See Chapter 3.4.3 | | SPI Error Detection | SPI Error Detection. | С | See Chapter 3.4.4 | | Active Short Circuit<br>Support | V <sub>CC2</sub> not valid error notification | С | See Chapter 3.4.5 | | IGBT State Monitoring | The current state of the IGBT is given by signal <b>DOUT</b> . | С | See Chapter 3.4.6 | | WTO | Weak Turn-On Functionality | D | See Chapter 3.5.2 | | <b>DESAT</b> Supervision | Supervision of the DESAT function during application life time. | D | See Chapter 3.5.3,<br>Chapter 3.5.4 and<br>Chapter 3.5.5 | | OCP Supervision | Supervision of the OCP function during application life time. | C & D | See Chapter 3.5.6,<br>Chapter 3.5.7 and<br>Chapter 3.2.2 | | Power Supply<br>Monitoring Supervision | Supervision of the OVLO / UVLO function during application life time. | D | See Chapter 3.5.8 | Table 3-1 Safety Related Functions (cont'd) | Protection Feature | Description | Cate-<br>gory | Comments | |-------------------------------|-----------------------------------------------------------------|---------------|--------------------| | Internal Clock<br>Supervision | Plausibility check of the frequency of the internal oscillator. | D | See Chapter 3.5.9 | | DIO Supervision | Supervision of the DIO channel | D | See Chapter 3.5.10 | | TTOFF | Two Level Turn-Off | E | See Chapter 2.4.6 | | SPI Communication | SPI Communication (using register PRW). | Е | See Chapter 4.1 | | Overvoltage robustness | Robustness against transient overvoltage on power supply. | Е | See Chapter 5.2 | From the conceptual point of view, the protection functions can be clustered into five main categories. - Category A corresponds to the functions where the device "decides on its own", after the detection of an Event Class A, to change the state of the output stage and to disable itself. A dedicated action from the user is needed to reactivate the device (fast reactivation). - Category B corresponds to the functions where the device "decides on its own", after the detection of an Event Class B, to change the state of the output stage and to disable itself. A complete reinitialization from the user is needed to reactivate the device (slow reactivation). - Category C corresponds to the functions that only issue a notification in case an error is detected. - Category D are intrusive supervision functions, aimed at being started when the application is not running. - Category E corresponds to implemented functions or capabilities supported by the device whose use can enhance the overall safety coverage of the application. # 3.2 Protection Functions: Category A #### 3.2.1 Desaturation Protection The integrated desaturation (DESAT) functionality is summarized in Table 3-2: Table 3-2 DESAT Protection Overview | Parameter | Short Description | | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--| | Function | Monitoring of the V <sub>CE</sub> voltage of the IGBT. | | | Periodicity | Continuous while device issues a PWM ON command. | | | Action in case of failure event | <ol> <li>Emergency (Safe) Turn-off Sequence.</li> <li>Error Flag SER.DESATER is set.</li> <li>Assertion of signal NFLTA.</li> </ol> | | | Programmability | Yes (blanking time and detection threshold). | | | In-System Testability | Yes (see also Chapter 3.5.3 and Chapter 3.5.4). | | The DESAT function aims at protecting the IGBT in case of short circuit. The voltage drop $V_{CE}$ over the IGBT is monitored via the **DESAT** pin while the device issues a PWM ON command. The voltage at pin **DESAT** is externally filtered by an external RC filter, and decoupled by an external diode (see **Figure 3-1**). The DESAT voltage is compared to an internal reference voltage. The result of this comparison is available by reading bit **SSTAT2.DSATC**. Figure 3-1 DESAT Function: Diagram of Principle At the beginning of a turn-on sequence, the voltage at pin **DESAT** is forced to Low level for the duration the blanking time defined by register **SDESAT**. Once the blanking time has elapsed, the voltage at pin **DESAT** is released and is compared to an internal reference voltage. Depending on the value of the decoupling capacitance, an additional "analog" blanking time will be added corresponding to the charging of the capacitance through the internal pull-up resistance (**Figure 3-2**). In case the measured voltage is higher than the selected internal threshold, an Emergency (Safe) Turn-Off sequence is initiated, bit **SER.DESATER** is set and a fault notification is issued on pin **NFLTA** (in case of an OPM transition the state machine - see **Chapter 2.4.7**). The DESAT function is not active while the output stage is in PWM OFF state. The blanking time needs to be chosen carefully, since the DESAT protection may be *de facto* inhibited if the PWM ON-time is too short compared to the chosen blanking time. The detection threshold can be selected by configuring bit field SCFG2.DSATL. At turn-off, the DESAT signal is pulled down for the duration of the TTOFF plateau time, and extended by the blanking time once the hard turn off sequence is initiated. Figure 3-2 DESAT Operation Note: . In case the **DESAT** pin is open, the pull-up resistance ensures that a DESAT event is generated at the next PWM turn-on command. ## **DESAT Clamping during turn-off** The internal pull-up resistance may lead to the unwanted charging of the DC-link capacitance via the DESAT pin. In order to overcome this, the DESAT function needs to be activated by clearing bit **SCFG.DSTCEN**. When this bit is set, pin **DESAT** is internally clamped to GND2 when a PWM off command is issued by the device. Figure 3-3 DESAT Operation with DESAT clamping enabled ## 3.2.2 Overcurrent Protection The integrated Over Current Protection (OCP) functionality is summarized in Table 3-3: Table 3-3 OCP Function Overview | Parameter | Short Description | | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--| | Function | Monitoring of the voltage drop over an external resistor located on the auxiliary emitter path of the IGBT. | | | Periodicity | Continuous while device issues a PWM ON command. | | | Action in case of failure event | <ol> <li>Emergency (Safe) Turn-off Sequence.</li> <li>Error Flag SER.OCPER is set.</li> <li>Assertion of signal NFLTA.</li> </ol> | | | Programmability | No | | | In-System Testability | Yes (see Chapter 3.5.6). | | The integrated Over Current Protection (OCP) function aims at protecting the IGBT in case of overcurrent and short-circuit conditions. The voltage drop over a sense resistor located on the auxiliary emitter path of the IGBT is monitored via the $\mathbf{OCP}$ while the device issues a PWM ON command. The voltage at pin $\mathbf{OCP}$ is externally filtered by an (optional) RC filter and compared (using several internal voltage comparators) to the internal reference thresholds $V_{\text{OCPD1}}$ and $V_{\text{OCPD2}}$ (see **Figure 3-4**). The result of these comparisons is available by reading bits **SSTAT2.OCPC1** and **SSTAT2.OCPC2**. Note: Bits SSTAT2.OCPC1 and OCPC2 are blanked by the selected blanking time. At the beginning of a turn-on sequence, the internal evaluation of the voltage at pin **OCP** is inhibited for the duration the blanking time defined by register **SOCP**. Once the blanking time has elapsed, the voltage at pin **OCP** is compared to an internal reference voltage. In case the measured voltage at pin OCP is higher than the internal threshold $V_{\text{OCPD1}}$ , an Emergency (Safe) Turn-off sequence is initiated, bit **SER.OCPER** is set and a fault notification is issued on pin **NFLTA** (in case of an OPM transition the state machine - see **Chapter 2.4.7**). In case the measured voltage at pin **OCP** is higher than the internal threshold $V_{\text{OCPD2}}$ , the sticky bit **SSTAT.OCPCD** is set. The allows to verify during application run time the signal integrity of the sense path. The OCP function is not active while the output stage is in PWM OFF state. Figure 3-4 OCP Function: Principle of Operation Note: Both DESAT and OCP protection mechanisms can be used simultaneously. Note: In case the OCP pin is open, the pull-up resistance ensures that an OCP event is generated. ## 3.2.3 External Enable The External Enable functionality is summarized in Table 3-4: Table 3-4 External Enable Function Overview | Parameter | Short Description | | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--| | Function | External Enable. | | | Periodicity | Invalid signal on <b>EN/FEN</b> pin. | | | Action in case of failure event | <ol> <li>Emergency (Regular) Turn-off Sequence.</li> <li>Error Flag PER.ENER is set.</li> <li>Assertion of signal NFLTA.</li> </ol> | | | Programmability | No. | | | In-System Testability | Yes. | | The functionality of the signal at pin **EN/FEN** is given in **Chapter 2.4.8**. In case of a Valid-to-Invalid signal transition, an error is detected. In this case, an Emergency (Regular) turn-off sequence is initiated, bit **PER.ENER** is set and a fault notification is issued on pin **NFLTA** (in case of an OPM transition the state machine - see **Chapter 2.4.7**). The current validity state of the signal at pin **EN/FEN** can be read on bit **PSTAT2.ENVAL**. This function can be tested by generating an invalid signal on pin **EN/FEN** and verifying that the actions done by the device correspond to the expected behavior. # 3.2.4 Output Stage Monitoring The Output Stage Monitoring functionality is summarized in **Table 3-5**: Table 3-5 Output Stage Monitoring Overview | Parameter | Short Description | | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Function | Monitoring of signals TON and TOFF. | | | Periodicity | Continuous. | | | Action in case of failure event | <ol> <li>Tristate Output Stage (bit SSTAT.HZ set)</li> <li>Bit SCTRL.OSTC and error Flag SER.OSTER are set.</li> <li>Assertion of signal NFLTA.</li> </ol> | | | Programmability | Yes (can be disabled). | | | In-System Testability | Yes. | | Signals **TON** and **TOFF** are normally connected to an external booster (**Figure 5-1**). In case the inputs of the booster can not be driven (e.g. short circuit), the resulting high currents may lead to the destruction of the 1EDI2002AS and / or of the booster. This failure case is avoided thanks to the Output Stage Monitoring function. When levels at **TON** and **TOFF** differ from the expected levels, the output stage is tristated and bit **SSTAT.HZ** is set. A transition of bit **SSTAT.HZ** from $0_B$ to $1_B$ generates an Event Class A: bit **SCTRL.OSTC** and error flag **SER.OSTER** are set, signal **NFLTA** is asserted (see **Chapter 2.4.7**). The monitoring is continuous, but is inhibited for the inhibition time $t_{OSM}$ after commutation. At turn-on, time $t_{OSM}$ is counted from the beginning of the turn-on sequence. At turn-off, time $t_{OSM}$ is counted from the moment where the hard switching action takes place (after the TTOFF plateau). Signal **TON** is compared against $V_{OSMON}$ . Signal **TOFF** is compared against $V_{OSMOF}$ . Note: Bit SCTRL.OSTC is cleared either by setting bit PCTRL.CLRS or by a falling edge of signal OSD. In OPM5 and OPM6, Output Stage Monitoring for TON is disabled. Output Stage Monitoring is disabled when the device is already in tristate (for example, when pin **OSD** is at High Level). The Output Stage returns from tristate to normal conditions when bit **SSTAT.HZ** is cleared. Clearing bit **SSTAT.HZ** reactivates the OSM (after the duration of the blanking time). Note: The OSM can be permanently disabled by setting bit SCFG.OSMD, for both TON and TOFF. The OSM can be tested on system level by (for example) pulling the IGBT gate signal high while the device issues a PWM Low command. This can be done for example in combination with the ASC function of Infineon's 1EBN100XAE "EiceDRIVER™ Boost" booster stage. It can then be verified that the reaction of the device corresponds to the expected behavior. # 3.3 Protection Functions: Category B # 3.3.1 Power Supply Voltage Monitoring The Power Supply Voltage Monitoring functionality is summarized in **Table 3-6**: Table 3-6 Power Supply Voltage Monitoring Overview | Parameter | Short Description | | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Function | Monitoring of V <sub>CC1</sub> , V <sub>CC2</sub> , V <sub>EE2</sub> . | | | Periodicity | Continuous. | | | Action in case of failure event | <ol> <li>Emergency (Regular) Turn-off Sequence.</li> <li>Error Flag PER.RST1 (UVLO1) or SER.UVLO2ER or OVLO2ER or UVLO3ER or OVLO3ER) is set.</li> <li>Assertion of signal NRST/RDY (UVLO1 only) or NFLTB.</li> </ol> | | | Programmability | Yes (OVLO3 only). | | | In-System Testability | Yes (see Chapter 3.5.8). | | In order to ensure a correct switching of the IGBT, the device supports an undervoltage lockout (UVLO) function for $V_{CC1}$ , $V_{CC2}$ , $V_{EE2}$ , and an overvoltage lockout (OVLO) function for $V_{CC2}$ and $V_{EE2}$ (Figure 3-5). Figure 3-5 Power Supply Supervision Function The $V_{CC1}$ voltage is compared (using an internal voltage comparator) to an internal reference threshold. If the power supply voltage $V_{CC1}$ of the primary chip drops below $V_{UVLO1L}$ , an error is detected. In this case, an emergency (Regular) turn-off sequence is initiated and signal **NRST/RDY** goes low. In case $V_{CC1}$ reaches afterwards a level higher than $V_{UVLO1H}$ , then the error condition is removed and signal **NRST/RDY** is deasserted. Besides, bit **PER.RST1** is set. The $V_{CC2}$ voltage is compared (using an internal voltage comparator) to an internal reference threshold. If the power supply voltage $V_{CC2}$ of the secondary chip drops below $V_{UVLO2L}$ , an error is detected. In this case, an emergency (Regular) turn-off sequence is initiated, bit **SER.UVLO2ER** is set and signal **NFLTB** is activated (in case of an OPM transition the state machine - see **Chapter 2.4.7**). In case $V_{CC2}$ reaches afterwards a level higher than $V_{UVLO2H}$ , then the error condition is removed and the device can be reenabled. The $V_{CC2}$ voltage is compared (using an internal voltage comparator) to an internal reference threshold. If the power supply voltage $V_{CC2}$ of the secondary chip goes above $V_{OVLO2H}$ , an error is detected. In this case, an emergency (Regular) turn-off sequence is initiated, bit **SER.OVLO2ER** is set and signal **NFLTB** is activated (in case of an OPM transition the state machine - see **Chapter 2.4.7**). In case $V_{CC2}$ reaches afterwards a level below $V_{OVLO2L}$ , then the error condition is removed and the device can be reenabled. The $V_{EE2}$ voltage is compared (using an internal voltage comparator) to an internal reference threshold. If the power supply voltage $V_{EE2}$ of the secondary chip drops below $V_{UVLO3L}$ an error is detected. In this case, an emergency (Regular) turn-off sequence is initiated, bit **SER.UVLO3ER** is set and signal **NFLTB** is activated (in case of an OPM transition the state machine - see **Chapter 2.4.7**). In case $V_{EE2}$ reaches afterwards a level higher than $V_{UVLO3H}$ , then the error condition is removed and the device can be reenabled. The $V_{EE2}$ voltage is compared (using an internal voltage comparator) to an internal reference threshold. If the power supply voltage $V_{EE2}$ of the secondary chip goes above $V_{OVLO3H}$ , an error is detected. In this case, if bit SCFG2.OVLO3D is set, an emergency (Regular) turn-off sequence is initiated, bit SER.OVLO3ER is set and signal NFLTB is activated (in case of an OPM transition the state machine - see Chapter 2.4.7). In case $V_{EE2}$ reaches afterwards a level below $V_{OVLO3L}$ , then the error condition is removed and the device can be reenabled. In case an error is detected while bit SCFG2.OVLO3D is cleared, no emergency turn-off sequence is initiated, and NFLTB is not activated. However, bit is SER.OVLO3ER set. The current status of the error detection of OVLO2, UVLO3 and OVLO3 mechanism is available by reading bit SSTAT2.UVLO2M, OVLO2M, UVLO3M or OVLO3M respectively. Note: In case $V_{CC2}$ goes below the voltage $V_{RST2}$ , the secondary chip is kept in reset state. ## 3.3.2 Internal Supervision The Internal Supervision functionality is summarized in **Table 3-7**: Table 3-7 System Supervision Overview | Parameter | Short Description | |---------------------------------|-------------------------------------------------------| | Function | Monitoring of the key internal functions of the chip. | | Periodicity | Continuous. | | Action in case of failure event | See below | | Programmability | No. | | In-System Testability | No. | The primary and secondary chips are equipped with internal verification mechanisms ensuring that the key functions of the device are operating correctly. The internal blocks which are supervised are listed below: - Lifesign watchdog: mutual verification of the response of both chips (both primary and secondary). - Oscillators (both primary and secondary, including open / short detection on signals IREF1 and IREF2). · Memory error (both primary and secondary). ## 3.3.2.1 Lifesign watchdog The primary and the secondary chips monitor each other by the mean of a lifesign signal. The periodicity of the lifesign is typically $t_{LS}$ . Each chip expects a lifesign from its counterpart within a given time window. In case two consecutive lifesign errors are detected by a chip, an Event Class B is generated. Depending on which side has detected the error, either bit **PER.CER1** or **SER.CER2** is set. Note: Bits **PER.CER1** and **SER.CER2** indicate a loss of communication event. The current status of the internal communication is indicated by bit **PSTAT.SRDY**. ## 3.3.2.2 Oscillator Monitoring The main oscillators on the primary and on the secondary side are monitored continuously. Two distinct mechanisms are used for this purpose: - Lifesign Watchdog allows to detect significant deviations from the nominal frequency (both primary and secondary, see above). - Open / short detection on pin IREF1. - Open detection on pin IREF2. In case a failure is detected on pin IREF1, the primary chip is kept in reset state for the duration of the failure and signal NRST/RDY is asserted, This leads to the detection of a lifesign error by the secondary chip, generating thus an Event Class B. In case a failure is detected on pin IREF2, an Emergency (regular) Turn-Off sequence is initiated. The secondary chip is kept in reset state for the duration of the failure. This leads to the detection of a lifesign error by the primary chip, generating thus an Event Class B. #### 3.3.2.3 Memory Supervision The configuration parameters of the device, stored in the registers, are protected with a parity bit protection mechanism. Both primary and secondary chips are protected (refer to **Chapter 4**). In case a failure is detected on the primary chip, it is kept in reset state, and both signal NRST/RDY and NFLTB are asserted. The secondary side initiates an Emergency (Regular) Turn-Off sequence. In case a memory failure is detected by the secondary chip, an Emergency (Regular) Turn-Off sequence is initiated. The secondary chip is kept in reset state for the duration of the failure. This leads to the detection of a lifesign error by the primary chip, generating thus an Event Class B. ## 3.4 Protection Functions: Category C # 3.4.1 Shoot Through Protection function The Shoot Through Protection (STP) functionality is summarized in Table 3-8: Table 3-8 STP Overview | Parameter | Short Description | |---------------------------------|-----------------------------------------------------------------------------------------------| | Function | Prevents both High-Side and Low-Side Switches to be activated simultaneously. | | Periodicity | Continuous. | | Action in case of failure event | <ol> <li>The signal at pin INP is inhibited.</li> <li>Error Flag PER.STPER is set.</li> </ol> | | Programmability | Yes (dead time). | | In-System Testability | Yes. | With the implemented STP function, a low-side (resp. high-side) device is able to monitor the status of its high-side (resp. low-side) counterpart. The input pin **INSTP** provides an input for the PWM signal of the driver's counterpart (**Figure 3-6**). Figure 3-6 Shoot Through Protection: Principle of Operation In case one of the driver is in ON state, the driver's counterpart PWM input is inhibited, preventing it to turn-on (See Chapter 2.4.3). A minimum dead time is defined by hardware. This dead time is programmable via bit field PCFG2.STPDEL. Conceptually, the STP aims at providing an additional "line of defense" for the system in case erroneous PWM commands are issued by the primary logic. In normal operation, dead time management shall be performed at the microcontroller level. In case a PWM ON command is received on pin INP during the inhibition time, a failure event is detected. In this case, the high level at pin INP is ignored and bit PER.STPER is set. Note: Internal filter ensures that STPER is not set for glitches smaller than approximately 50ns. The STP can be tested by applying non valid INSTP and INP and by checking bit PSTAT2.STP. The STP can not be disabled. However, setting pin INSTP to V<sub>GND1</sub> deactivates de facto the function. ## 3.4.2 Gate Monitoring The Gate Monitoring functionality is summarized in Table 3-9: **Table 3-9 Gate Monitoring Overview** | Parameter | Short Description | |---------------------------------|-----------------------------------------------------------------------------------------| | Function | Monitors the waveform at pin GATE. | | Periodicity | Timeout detection at every PWM command transition. Exact timing measurement on request. | | Action in case of failure event | Flag PER.GER is set. | | Programmability | No | | In-System Testability | Yes | The goal of this function is to allow a plausibility check on the IGBT gate voltage signal waveform during a switching sequence, for example in order to track degradations of the IGBT gate resistances. The Gate Monitoring consists in two functions: Gate Timeout and Gate Timing Capture. #### **Gate Timeout** The Gate Timeout mechanism is active for both turn-on and turn-off sequence. At the beginning of a turn-on sequence, an internal 8-bit timer (in the clock domain OSC2) is cleared and starts counting up. When the gate voltage reaches $V_{GATE2}$ , the timer stops. In case the timer overflows, flag **PER.GER** is set. A similar mechanism is initiated at every turn-off sequence (regular or safe). When a **hard** transition occurs, an internal timer is cleared starts counting up. When the gate voltage reaches the value $V_{GATE1}$ , the timer stops. In case the timer overflows, flag **PER.GER** is set. The Gate Timeout mechanism is always active, except in OPM5 and OPM6. In OPM5 and OPM6, the Gate Timeout mechanism is disabled during turn-on sequences. It works however normally for turn-off sequences #### **Gate Timing Capture** This function is armed when an SPI command sets bit PCTRL.GTCT. This sets both bits SGM1.GTCT1 and SGM2.GTCT2 which indicates that the function is armed. At the next turn-on, respectively turn-off, sequence, a timing measurement is performed. At the beginning of a turn-on sequence, bit field SGM2.VTOM2 is cleared and the device starts incrementing an internal counter (in the clock domain of SSOSC2). When signal GATE reaches voltage $V_{\text{GATE2}}$ , the value of the timer is stored in bit field SGM2.VTOM2 and bit SGM2.GTCT2 is cleared. In case the timer overflows, value FF<sub>H</sub> is stored. Similarly, at the **hard** transition of a turn-off sequence, bit field **SGM1.VTOM1** is cleared and the device starts incrementing an internal counter (in the clock domain of SSOSC2). When signal **GATE** reaches voltage $V_{\text{GATE1}}$ , the value of the timer is stored in bit field **SGM1.VTOM1** and bit **SGM1.GTCT1** is cleared. In case the timer overflows, value FF<sub>H</sub> is stored. Figure 3-7 Gate Monitoring Function: Timing Definition The Gate Monitoring can be tested on system level by (for example) pulling the IGBT gate signal high while the device issues a PWM Low command. This can be done for example in combination with the ASC function of Infineon's 1EBN100XAE "EiceDRIVER™ Boost" booster stage. It can then be verified that the reaction of the device corresponds to the expected behavior. # 3.4.3 Temperature Monitoring The Temperature Monitoring functionality is summarized in **Table 3-10**: **Table 3-10 Temperature Monitoring Overview** | Parameter | Short Description | |---------------------------------|--------------------------------------| | Function | Warning in case of over-temperature. | | Periodicity | Continuous. | | Action in case of failure event | Flag PER.OTER is set. | | Programmability | No | | In-System Testability | No | The device is equipped with an internal temperature sensor. In case the value measured by the internal sensor temperature exceeds a given threshold, bit **PER.OTER** is set. ## 3.4.4 SPI Error Detection The SPI Error Detection mechanisms are summarized in Table 3-11: **Table 3-11 SPI Error Detection Overview** | Parameter | Short Description | |---------------------------------|---------------------------------------------------| | Function | Non valid SPI command detection and notification. | | Periodicity | Continuous. | | Action in case of failure event | Flag PER.SPIER is set. | Table 3-11 SPI Error Detection Overview (cont'd) | Parameter | Short Description | |-----------------------|-------------------------------| | Programmability | Yes (parity can be disabled). | | In-System Testability | Yes. | For more details, see Chapter 2.4.4.4. The SPI Error Detection Mechanism can be tested by inserting on purpose a dedicated error and by verifying that the device's reaction is conform to specification. # 3.4.5 Active Short Circuit Support The Active Short Circuit Support Function is summarized in Table 3-12: Table 3-12 Active Short Circuit Support Overview | Parameter | Short Description | |---------------------------------|----------------------------------------------------------------------------------------------------------| | Function | Notification in case $V_{\text{CC2}}$ is below the UVLO2 threshold or internal digital supply not valid. | | Periodicity | Continuous. | | Action in case of failure event | Signal NUV2 activated. | | Programmability | No. | | In-System Testability | Yes. | This feature is aimed at being used in combination with a booster device supporting a direct turn-on input (pin ASC, see **Figure 3-8**). Any time the voltage $V_{CC2}$ goes below threshold $V_{UVLO2L}$ , or the internal digital voltage supply is not valid, the open drain pin **NUV2** drives a low level for the duration of the event. Figure 3-8 ASC Strategy Support The NUV2 pin functionality can be tested on system level by creating the conditions of its activation and verifying that the reaction of the device corresponds to the expected behavior. ## 3.4.6 IGBT State Monitoring The IGBT State Monitoring mechanism is summarized in **Table 3-13**: **Table 3-13 IGBT State Monitoring Overview** | Parameter | Short Description | | | | |---------------------------------|------------------------------------------------------------------------|--|--|--| | Function | Provides the result of the DESAT comparison logic to pin <b>DOUT</b> . | | | | | Periodicity | Continuous. | | | | | Action in case of failure event | None. | | | | | Programmability | Yes (function can be disabled). | | | | | In-System Testability | Yes. | | | | At every PWM command signal transition, once the DESAT blanking time is elapsed, the voltage measured at pin **DESAT** is compared with the internal threshold and the result is forwarded to pin **DOUT**. That way, the primary logic can compare the IGBT state (ON / OFF) with the issues PWM command. The current voltage on pin **DOUT** is accessible via SPI by reading bit **PPIN.DOUTL**. Pin DOUT can be activated or deactivated (tristate) via bit **PCFG2.DOEN1**. Besides, bit **SCFG2.ISMEN** need to be set as well. In order to be functional, the DESAT clamping shall be disabled (bit **SCFG.DSTCEN** cleared). #### 3.5 Protection Functions: Category D #### 3.5.1 Operation in Verification Mode and Weak Active Mode Verification Mode and Weak Active Mode are used to start intrusive test functions on device and system level, in order to verify during life time safety relevant functions. The following functions are supported in Verification and Weak Active Mode: - Weak Turn-On - DESAT Supervision Level 1 - DESAT Supervision Level 2 - DESAT Supervision Level 3 - OCP Supervision Level 1 - OCP Supervision Level 3 - UVLOx and OVLOx Supervision Level 1 - Internal Clock Supervision - DIO Supervision - Timing Calibration Feature Intrusive test functions can only be started once a correct sequence of SPI commands has been received after reset. The implementation of the device ensures that no intrusive function can be started when the device is normally active. A time-out function ensures that the device quits OPM5 or OPM6 to OPM1 after a hardware defined time. The verification functions are triggered by setting the corresponding bit fields in registers **PSCR** or **SSCR** in OPM2. The settings are then activated in OPM5. Only one verification function should be activated at the time. In OPM5 and OPM6, Gate Monitoring for High level and Output Stage Monitoring on pin **TON** are disabled Note: In OPM5 and OPM6 mode, it is recommended to have bit field **SSTTOF.STVAL** programmed to $O_{H}$ . #### 3.5.2 Weak Turn On The Weak-Turn On (WTO) corresponds to the operation when Mode OPM6 is active. The purpose of the Weak Turn-On functionality is to perform a "probe" test of the IGBT, by switching it on with a reduced gate voltage, in order to limit the current through it in case of overcurrent conditions. This allows to avoid high currents when the system has no memory of the previous state. In Mode OPM6, when the driver initiates a turn-on sequence after the reception of a PWM command, the ON voltage at signal **TON** is defined by bit field **SCTRL.GPONS**. **Figure 3-9** shows an idealized weak turn-on sequence. The device allows for external booster voltage compensation at the IGBT gate. When bit **SCFG2.VBEC** is cleared, the voltage at **TON** at the plateau corresponds to the programmed value. When bit **SCFG2.VBEC** is set, an additional $V_{BE}$ (base emitter junction voltage of an internal pn diode) is substracted to the programmed voltage at **TON** in order to compensate for the $V_{BE}$ of an external booster. Note: When using WTO, it is recommended to have the selected TTOFF (if active) plateau at a smaller voltage than the WTO voltage. Figure 3-9 Idealized Weak Turn-On Sequence #### 3.5.3 DESAT Supervision Level 1 The DESAT Supervision Level 1 functionality is summarized in Table 3-14: Table 3-14 DESAT Supervision Level 1 Overview | Parameter | Short Description | | | | |---------------------------------|-----------------------------------------|--|--|--| | Function | Supervision of the DESAT functionality. | | | | | Periodicity | n request. | | | | | Action in case of failure event | N.a. | | | | | Programmability | No | | | | | In-System Testability | No | | | | The purpose of the DESAT Supervision Level 1 function is to verify that the DESAT feature is operational over the whole life time of the application. Since the DESAT supervision is intrusive, it is intended to be executed when the device is in Mode OPM5 and OPM6 (e.g. after power-up during the initialization phase). This mechanism aims at generating artificially a DESAT error, verifying that it is recognized by the device and that an error notification is correctly issued to the primary logic. When this function is triggered, the driver enters a special mode where the signal input of the comparator is internally pulled up above the threshold voltage (see **Figure 3-1**). The DESAT function works normally otherwise. When the device enters OPM6 and turns on, after the blanking time has elapsed, a DESAT error is generated, with the corresponding actions being triggered by the device. The INP signal is issued at the output stage (weak turn-on). #### 3.5.4 DESAT Supervision Level 2 The DESAT Supervision Level 2 functionality is summarized in Table 3-15: Table 3-15 DESAT Supervision Level 2 Overview | Parameter | Short Description | | | | |---------------------------------|-----------------------------------------|--|--|--| | Function | Supervision of the DESAT functionality. | | | | | Periodicity | n request. | | | | | Action in case of failure event | N.a. | | | | | Programmability | No | | | | | In-System Testability | No | | | | The purpose of the DESAT Supervision Level 2 function is to verify that the DESAT feature is operational over the whole life time of the application. Since the DESAT supervision is intrusive, it is intended to be executed when the device is in Mode OPM5 and OPM6 (e.g. after power-up during the initialization phase). This mechanism aims at generating artificially a DESAT error, verifying that it is recognized by the device and that an error notification is correctly issued to the primary logic. When this function is triggered, the driver enters a special mode where, as soon as the device is in OPM6 and a PWM turn-on command is received, no action is executed on the output stage. However, the DESAT logic works normally. It means that after the blanking time has elapsed, the voltage on pin DESAT should exceed the DESAT threshold level, leading to a DESAT error, with the corresponding actions being triggered by the driver. The INP signal is not issued at the output stage. #### 3.5.5 DESAT Supervision Level 3 The DESAT Supervision Level 3 functionality is summarized in **Table 3-16**: Table 3-16 DESAT Supervision Level 3 Overview | Parameter | Short Description | | | | |---------------------------------|-----------------------------------------|--|--|--| | Function | Supervision of the DESAT functionality. | | | | | Periodicity | n request. | | | | | Action in case of failure event | N.a. | | | | | Programmability | No | | | | | In-System Testability | No | | | | The purpose of the DESAT Supervision Level 3 function is to verify that the DESAT feature is operational over the whole life time of the application. Since the DESAT supervision is intrusive, it is intended to be executed when the device is in Mode OPM5 and OPM6 (e.g. after power-up during the initialization phase). This mechanism aims at generating artificially a DESAT error, verifying that it is recognized by the device and that an error notification is correctly issued to the primary logic. When this function is triggered, the driver enters a special mode where the signal input of the comparator is internally pulled up above the threshold voltage (see Figure 3-1). When the device enters OPM6, independently from the PWM signal, a DESAT error is generated, with the corresponding actions being triggered by the device. The **INP** signal is not issued at the output stage. Note: When using DESAT supervision Level 3, bit field SSTTOF.STVAL must be programmed to 0<sub>H</sub> #### 3.5.6 OCP Supervision Level 1 The OCP Supervision functionality is summarized in **Table 3-17**: Table 3-17 OCP Supervision Level 1 Overview | Parameter | Short Description | | | | |---------------------------------|---------------------------------------|--|--|--| | Function | Supervision of the OCP functionality. | | | | | Periodicity | On Request. | | | | | Action in case of failure event | N.a. | | | | | Programmability | No | | | | | In-System Testability | No | | | | The purpose of the OCP Supervision Level 1 function is to verify that the OCP feature is operational over the whole life time of the application. Since the OCP supervision is intrusive, it is intended to be executed when the device is in Mode OPM5 and OPM6 (e.g. after power-up during the initialization phase). The main goal of this mechanism is to generate artificially an OCP error, to verify that it is recognized by the driver and that an error notification is correctly issued to the primary logic. When this function is triggered, the driver enters a special mode where here the signal input of both comparators is internally pulled up above their respective threshold voltages (see **Figure 3-4**). The OCP function works normally otherwise. When the device enters OPM6 and turns on, after the blanking time has elapsed, an OCP error is generated, with the corresponding actions being triggered by the device. The INP signal is issued at the output stage (weak turn-on). #### 3.5.7 OCP Supervision Level 3 The OCP Supervision functionality is summarized in Table 3-18: Table 3-18 OCP Supervision Level 3 Overview | Parameter | Short Description | | | | |---------------------------------|---------------------------------------|--|--|--| | Function | Supervision of the OCP functionality. | | | | | Periodicity | n Request. | | | | | Action in case of failure event | N.a. | | | | | Programmability | No | | | | | In-System Testability | No | | | | The purpose of the OCP Supervision Level 3 function is to verify that the OCP feature is operational over the whole life time of the application. Since the OCP supervision is intrusive, it is intended to be executed when the device is in Mode OPM5 and OPM6 (e.g. after power-up during the initialization phase). The main goal of this mechanism is to generate artificially an OCP error, to verify that it is recognized by the driver and that an error notification is correctly issued to the primary logic. When this function is triggered, the driver enters a special mode where here the signal input of both comparators is internally pulled up above their respective threshold voltages (see **Figure 3-4**). When the device enters OPM6, independently from the PWM command, an OCP error is generated, with the corresponding actions being triggered by the device. The **INP** signal is not issued at the output stage. Note: When using OCP supervision Level 3, bit field SSTTOF.STVAL must be programmed to 0<sub>H</sub> #### 3.5.8 Power Supply Monitoring Supervision The Power Supply Monitoring Supervision monitoring functionality is summarized in Table 3-19: Table 3-19 Power Supply Monitoring Supervision Overview | Parameter | Short Description | | | |-------------------------|--------------------------------------------------------|--|--| | Function | Supervision of the Power Supply Monitoring Mechanisms. | | | | Periodicity | On Request. | | | | Action in case of event | N.a. | | | | Programmability | No | | | | In-System Testability | No | | | The purpose of this supervision function is to verify that the Power Supply Monitoring functions (UVLO2, OVLO2, UVLO3, OVLO3) are operational over the whole life time of the application. Since this supervision is intrusive, it is intended to be executed when the device is in Mode OPM5 (e.g. after power-up during the initialization phase). The main goal of this mechanism is to generate artificially a power supply monitoring error, in order to verify that it is recognized by the driver and that an error notification is correctly issued to the primary logic. When this function is triggered, the supervision mechanism of the power supply addressed by the command is activated. The internal threshold of the comparator delivers a "dummy" error, with the corresponding actions being triggered by the driver. The supervision of UVLO1 is not supported by the device. #### 3.5.9 Internal Clock Supervision The Primary Clock Supervision functionality is summarized in Table 3-20: **Table 3-20 Primary Clock Supervision Overview** | Parameter | Short Description | | | |-------------------------|--------------------------------------------------|--|--| | Function | Supervision of the frequency of OSC1 and SSOSC2. | | | | Periodicity | On Request. | | | | Action in case of event | N.a. | | | | Programmability | No | | | | In-System Testability | No | | | The clock supervision function consists on the primary clock supervision and the TCF feature. #### **Primary Clock Supervision** The purpose of this supervision function is to verify the frequency deviation of the primary clock. This function works in such a way that the PWM input signal is used to start and stop a counter clocked by OSC1. The function is activated when the device is in OPM5 or OPM6. The counter is incremented for the duration of the High level at pin INP. At a High-to-Low transition at pin INP, the counter is stopped, and its content is transferred to bit field PCS.CS1. A plausibility check can therefore be made by the logic. In case of a long INP pulse, the counter does not overflow but stays at the maximum value until cleared. PCS.CS1 is cleared by setting bit PCTRL.CLRP. The **INP** signal is not issued at the output stage. Note: OSC2 is indirectly monitored by the Life Sign mechanism. #### **Timing Calibration Feature** The purpose of this supervision function is to measure the frequency of oscillator SSOC2. The PWM input signal is used to start and stop a counter clocked by SSOSC2. The function is activated when the device is in OPM6 (only). The counter is incremented for the duration of the High level at pin INP. At a High-to-Low transition at pin INP, the counter is stopped, and its content is transferred to bit field SCS.CS2. A plausibility check can therefore be made by the logic. In case of a long INP pulse, the counter does not overflow but stays at the maximum value until cleared. SCS.CS2 is cleared by a reset event only. The **INP** signal is not issued at the output stage. #### 3.5.10 DIO Supervision The IGBT State Monitoring mechanisms summarized in Table 3-13: Table 3-21 DIO Supervision Overview | Parameter | Short Description | | | |---------------------------------|-------------------------------------|--|--| | Function | Supervision of the Digital Channel. | | | | Periodicity | On Request. | | | | Action in case of failure event | None. | | | | Programmability | No. | | | | In-System Testability | No. | | | The purpose of this supervision function is to verify the digital channel functionality. Pin **DIO1** shall be configured as an output. The following is valid for OPM5 and OPM6. This function works on such a way that the signal at pin **INP** is forwarded internally to pin **DIO1**, allowing the detection of short circuits on this signal. The **INP** signal is in this case not forwarded to the secondary chip. # 4 Register Description This chapter describes the internal registers of the device. **Table 4-1** provides an overview of the implemented registers. The abbreviations shown in **Table 4-2** are used in the whole section. Table 4-1 Register Overview | Register Short<br>Name | Register Long Name | Offset<br>Address | Wakeup<br>Value | Reset Value | |------------------------|--------------------------------------------------|-------------------|-----------------|-------------------| | Register Description | , Primary Register Description | | | | | PID | Primary ID Register | 00 <sub>H</sub> | n.a. | xxxx <sub>H</sub> | | PSTAT | Primary Status Register | 01 <sub>H</sub> | n.a. | 087D <sub>H</sub> | | PSTAT2 | Primary Second Status Register | 02 <sub>H</sub> | n.a. | 0010 <sub>H</sub> | | PER | Primary Error Register | 03 <sub>H</sub> | n.a. | 1C00 <sub>H</sub> | | PCFG | Primary Configuration Register | 04 <sub>H</sub> | n.a. | 0004 <sub>H</sub> | | PCFG2 | Primary Second Configuration Register | 05 <sub>H</sub> | n.a. | 0045 <sub>H</sub> | | PCTRL | Primary Control Register | 06 <sub>H</sub> | n.a. | 0001 <sub>H</sub> | | PCTRL2 | Primary Second Control Register | 07 <sub>H</sub> | n.a. | 003D <sub>H</sub> | | PSCR | Primary Supervision Function Control<br>Register | 08 <sub>H</sub> | n.a. | 0001 <sub>H</sub> | | PRW | Primary Read/Write Register | 09 <sub>H</sub> | n.a. | 0001 <sub>H</sub> | | PPIN | Primary Pin Status Register | 0A <sub>H</sub> | n.a. | xxxx <sub>H</sub> | | PCS | Primary Clock Supervision Register | 0B <sub>H</sub> | n.a. | 0001 <sub>H</sub> | | Register Description | , Secondary Registers Description | | , | , | | SID | Secondary ID Register | 10 <sub>H</sub> | n.a. | xxxx <sub>H</sub> | | SSTAT | Secondary Status Register | 11 <sub>H</sub> | n.a. | 0001 <sub>H</sub> | | SSTAT2 | Secondary Second Status Register | 12 <sub>H</sub> | n.a. | xxxx <sub>H</sub> | | SER | Secondary Error Register | 13 <sub>H</sub> | n.a. | 8011 <sub>H</sub> | | SCFG | Secondary Configuration Register | 14 <sub>H</sub> | n.a. | 0190 <sub>H</sub> | | SCFG2 | Secondary Second Configuration Register | 15 <sub>H</sub> | n.a. | 0001 <sub>H</sub> | | SCTRL | Secondary Control Register | 16 <sub>H</sub> | n.a. | 00F1 <sub>H</sub> | | SSCR | Secondary Supervision Function Control Register | 17 <sub>H</sub> | n.a. | 0001 <sub>H</sub> | | SDESAT | Secondary DESAT Blanking Time Register | 18 <sub>H</sub> | n.a. | 2000 <sub>H</sub> | | SOCP | Secondary OCP Blanking Time Register | 19 <sub>H</sub> | n.a. | 0001 <sub>H</sub> | | SRTTOF | Secondary Regular TTOFF Configuration Register | 1A <sub>H</sub> | n.a. | 0001 <sub>H</sub> | | SSTTOF | Secondary Safe TTOFF Configuration Register | 1B <sub>H</sub> | n.a. | 2000 <sub>H</sub> | | SGM1 | Secondary First Gate Monitoring Register | 1C <sub>H</sub> | n.a. | FF01 <sub>H</sub> | | SGM2 | Secondary Second Gate Monitoring<br>Register | 1D <sub>H</sub> | n.a. | FF01 <sub>H</sub> | Table 4-1 Register Overview (cont'd) | Register Short<br>Name | Register Long Name | Offset<br>Address | Wakeup<br>Value | Reset Value | |------------------------|--------------------------------------------------|-------------------|-----------------|-------------------| | SACLT | Secondary Active Clamping Configuration Register | 1E <sub>H</sub> | n.a. | 2600 <sub>H</sub> | | SCS | Secondary Clock Supervision Register | 1F <sub>H</sub> | n.a. | 0001 <sub>H</sub> | The registers are addressed wordwise. Table 4-2 Bit Access Terminology | Mode | Symbol | Description | | | |------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Basic Access Types | | | | | | read/write | rw | This bit or bit field can be written or read. | | | | read | r | This bit or bit field is read only. | | | | write | w | This bit or bit field is write only (read as 0 <sub>H</sub> ). | | | | read/write hardware affected | rwh | As rw, but bit or bit field can also be modified by hardware. | | | | read hardware affected | rh | As r, but bit or bit field can also be modified by hardware. | | | | sticky | s | Bits with this attribute are "sticky" in one direction. If their reset values is once overwritten they can be switched again into their reset state only by a reset operation. Software and internal logic (except resellike functions) cannot switch this type of bit into its reset state by writing directly the register. The sticky attribute can be combined other functions (e.g. 'rh'). | | | | Reserved / not implemented | 0 | Bit fields named '0' indicate not implemented functions. They have the following behavior: Reading these bit fields returns 0 <sub>H</sub> . Writing these bit fields has no effect. These bit fields are reserved. When writing, software should always set such bit fields to 0 <sub>H</sub> in order to preserve compatibility with future products. | | | | Reserved / not defined Res | | Certain bit fields or bit combinations in a bit field can be marked as 'Reserved', indicating that the behavior of the device is undefined for that combination of bits. Setting the register to such an undefined value may lead to unpredictable results. When writing, software must always set such bit fields to legal values. | | | # 4.1 Primary Register Description ## **Primary ID Register** This register contains the identification number of the primary chip version. | PID | | | Offset | | p Value | Reset Value | | |--------------|---------|----|-----------------|----------|---------|-------------------|--| | Primary ID R | egister | | 00 <sub>H</sub> | n | .a. | XXXX <sub>H</sub> | | | 15 | | | T | T | T | 8 | | | | | PV | ERS | | | | | | | | | r | | | | | | 7 | | 4 | 3 | 2 | 1 | 0 | | | | PVERS | | | <b>0</b> | LMI | P | | | | r | | | r | rh | rh | | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PVERS | 15:4 | r | Primary Chip Identification This bit field defines the version of the primary chip. This bit field is hard-wired: | | | | | 4A3 <sub>H</sub> : AD Step. | | 0 | 3:2 | r | Reserved<br>Read as 0 <sub>B</sub> . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Primary Status Register** This register contains information on the status of the device. | PSTAT<br>Primary State | us Register | | | Offset<br>01 <sub>H</sub> | | p Value<br>.a. | Reset Value<br>087D <sub>H</sub> | |------------------------|-------------|---|----|---------------------------|----|----------------|----------------------------------| | 15 | | I | 12 | 11 | 10 | 9 | 8 | | | | 0 | | ERR | 0 | GP | ONS | | | | r | | rh | r | | rh | | 7 | 6 | 5 | | | 2 | 1 | 0 | | ACT | SRDY | | GP | OFS | | LMI | P | | rh | rh | | r | h | | rh | rh | | Field | Bits | Type | Description | |-------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:12 | r | Reserved<br>Read as 0 <sub>B</sub> . | | ERR | 11 | rh | Error Status This bit is the OR combination of all bits of register PER. 0 <sub>B</sub> : No error is detected. 1 <sub>B</sub> : An error is detected. | | 0 | 10 | r | Reserved<br>Read as 0 <sub>B</sub> . | | GPONS | 9:8 | rh | Gate Turn-On Plateau Level Configuration Status This bit field indicates the latest turn-on plateau level configuration request (WTO, TTON) received by the primary side via the SPI interface. Coding is identical to bit field PCTRL.GPON. | | ACT | 7 | rh | Active State Status This bit indicates if the device is in Active State (OPM4). 0 <sub>B</sub> : The device is not in Active State. 1 <sub>B</sub> : The device is in Active State. | | SRDY | 6 | rh | Secondary Ready Status This bit indicates if the secondary chip is ready for operation. 0 <sub>B</sub> : Secondary chip is not ready. 1 <sub>B</sub> : Secondary chip is ready. | | GPOFS | 5:2 | rh | Gate Turn-Off Plateau Level Configuration Status (regular turn-off) This bit field indicates the latest turn-off plateau level configuration request (regular TTOFF) received by the primary side via the SPI interface. Coding is identical to bit field PCTRL2.GPOF. | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. O <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Primary Second Status Register** This register contains information on the status of the device. | PSTAT2 Primary Second Status Register | | | | Offset<br>02 <sub>H</sub> | | p Value<br>.a. | Reset Value<br>0010 <sub>H</sub> | |---------------------------------------|-----|---|------|---------------------------|-------|----------------|----------------------------------| | 15 | | I | 12 | 11 | 10 | 9 | 8 | | | | 0 | | оѕтс | STP | ОТ | HZ | | | | r | | rh | rh | rh | rh | | 7 | | 5 | 4 | 3 | 2 | 1 | 0 | | | ОРМ | 1 | FLTB | FLTA | ENVAL | LMI | Р | | | rh | | rhs | rhs | rh | rh | rh | | Field | Bits | Туре | Description | |-------|-------|------|-------------------------------------------------------------------| | 0 | 15:12 | r | Reserved | | | | | Read as 0 <sub>B</sub> . | | OSTC | 11 | rh | Output Stage Tristate Control | | | | | This bit is set in case an OSM event. | | | | | Note: This bit is a mirror of bit SCTRL.OSTC | | STP | 10 | rh | Shoot Through Protection Status | | | | | This bit is set in case the shoot through protection | | | | | inhibition time (i.e. would inhibit a PWM rising edge). | | | | | 0 <sub>B</sub> : STP inhibition is not active. | | | | | 1 <sub>B</sub> : STP inhibition is active. | | ОТ | 9 | rh | Over Temperature Status | | | | | This bit is set in case an overtemperature condition is detected. | | | | | 0 <sub>B</sub> : The device is in normal operation. | | | | | 1 <sub>B</sub> : The device is in overtemperature condition. | | | | | Note: This bit is a mirror of bit <b>SSTAT.OT</b> | | HZ | 8 | rh | Tristate Output Stage Status | | | | | This bit is set in case the output stage is in tristate. | | | | | $0_B$ : The output stage is in normal operation. | | | | | 1 <sub>B</sub> : The output stage is tristated. | | | | | Note: This bit is a mirror of bit SSTAT.HZ | | Field | Bits | Туре | Description | |-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ОРМ | 7:5 | rh | Operating Mode This bit field indicates which operating mode is active. 000 <sub>B</sub> : Mode OPM0 is active. 001 <sub>B</sub> : Mode OPM1 is active. 010 <sub>B</sub> : Mode OPM2 is active. 011 <sub>B</sub> : Mode OPM3 is active. 100 <sub>B</sub> : Mode OPM4 is active. 101 <sub>B</sub> : Mode OPM5 is active. 111 <sub>B</sub> : Mode OPM6 is active. 111 <sub>B</sub> : Reserved. Note: This bit field is a mirror of bit field SSTAT.OPM | | FLTB | 4 | rhs | NFLTB Driver Request This bit indicates what output state is driven by the device at pin NFLTB. O <sub>B</sub> : NFLTB is tristated. 1 <sub>B</sub> : A Low Level is issued at NFLTB. This bit is sticky. | | FLTA | 3 | rhs | NFLTA Driver Request This bit indicates what output state is driven by the device at pin NFLTA. 0 <sub>B</sub> : NFLTA is tristated. 1 <sub>B</sub> : A Low Level issued at NFLTA. This bit is sticky. | | ENVAL | 2 | rh | EN/FEN Valid Status This bit indicates if the signal received on pin EN/FEN is valid. 0 <sub>B</sub> : A non-valid signal is detected. 1 <sub>B</sub> : A valid signal is detected. | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Primary Error Register** This register provides information on the error status of the device. | PER<br>Brimary Erro | r Pogistor | | | Offset | | p Value | Reset Value | |---------------------|------------|---------|-------|-----------------|------|---------|-------------------| | Primary Erro | Register | | | 03 <sub>H</sub> | n | .a. | 1C00 <sub>H</sub> | | 15 | ı | 13 | 12 | 11 | 10 | 9 | 8 | | | 0 | | RSTE1 | RST1 | ENER | STPER | SPIER | | | r | | rhs | rhs | rhs | rhs | rhs | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | VMTO | GER | OVLO3ER | OTER | OSTER | CER1 | LMI | Р | | rh | rh | rh | rh | rh | rhs | rh | rh | | Field | Bits | Туре | Description | |-------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:13 | r | Reserved Read as $0_B$ . | | RSTE1 | 12 | rhs | External Hard Reset Primary Flag This bit indicates if a reset event has been detected on the primary chip due to the activation of pin NRST/RDY. O <sub>B</sub> : No external hard reset event has been detected. 1 <sub>B</sub> : An externally hard reset event has been detected. This bit is sticky. | | RST1 | 11 | rhs | Reset Primary Flag This bit indicates if a reset event has been detected on the primary chip. O <sub>B</sub> : No reset event has been detected. 1 <sub>B</sub> : A reset event has been detected. This bit is sticky. | | ENER | 10 | rhs | EN/FEN Signal Invalid Flag This bit indicates if an invalid-to-valid transition on signal EN/FEN has been detected. O <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. Note: This bit can not be cleared while an error condition is active (bit PSTAT2.ENVAL cleared). | | Field | Bits | Туре | Description | |---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STPER | 9 | rhs | Shoot Through Protection Error Flag This bit indicates if a shoot through protection error event has been detected. 0 <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. Note: This bit can not be cleared while an error condition is active (bit PSTAT2.STP set). | | SPIER | 8 | rhs | SPI Error Flag This indicates if an SPI error event has been detected. 0 <sub>B</sub> : No error event has been detected. 1 <sub>B</sub> : An error event has been detected. This bit is sticky. | | VMTO | 7 | rh | Verif. Mode Time-Out Flag This bit indicates if a verification mode time-out event has been detected. O <sub>B</sub> : No time-out event has been detected. 1 <sub>B</sub> : A time-out event has been detected. Note: This bit is a mirror of bit SER.VMTO. | | GER | 6 | rh | GATE Monitoring Error Flag This bit indicates if a GATE monitoring timer overflow occurred during a switching sequence. 0 <sub>B</sub> : No error event has been detected. 1 <sub>B</sub> : An error event has been detected. Note: This bit is a mirror of bit SER.GER. | | OVLO3ER | 5 | rh | OVLO3 Error Flag This bit indicates if an Overvoltage Lockout event on V <sub>EE2</sub> has been detected. 0 <sub>B</sub> : No error event has been detected. 1 <sub>B</sub> : An error event has been detected. Note: This bit is a mirror of bit SER.OVLO3ER. | | OTER | 4 | rh | Overtemperature Error Flag This bit indicates if an overtemperature condition has been detected. O <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. Note: This bit is a mirror of bit SER.OTER. | | OSTER | 3 | rh | Output Stage Tristate Event Flag This bit indicates if the output stage has been tristated. 0 <sub>B</sub> : No tristate event has been detected. 1 <sub>B</sub> : A tristate event has been detected. Note: This bit is a mirror of bit SER.OSTER. | | Field | Bits | Туре | Description | |-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CER1 | 2 | rhs | Communication Error Primary Flag This indicates if a loss of communication event <sup>1)</sup> with the secondary chip has been detected by the primary chip. O <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. | | | | | Note: This bit can not be cleared while an error condition is active (bit <b>PSTAT2.SRDY</b> cleared). | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | <sup>1)</sup> This bit is not set after a reset event ## **Primary Configuration Register** This register is used to select the configuration of the device. | PCFG Primary Configuration Register | | | | Offset<br>04 <sub>H</sub> | Wakeup Value<br>n.a. | | Reset Value<br>0004 <sub>H</sub> | | |-------------------------------------|--------|--------|--------|---------------------------|----------------------|-----|----------------------------------|--| | 15 | I | T | I | I | I | I | 8 | | | | ı | | | ) | ı | ı | | | | | | | | r | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | )<br>D | OSMAEN | OSTAEN | CFG1 | PAREN | LMI | Р | | | | r | rw | rw | rwh | rw | rh | rh | | | Field | Bits | Type | Description | |--------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:6 | r | Reserved<br>Read as 0 <sub>B</sub> . | | OSMAEN | 5 | rw | NFLTA Activation on OSM Event Enable Bit This bit enables the activation of signal NFLTA in case of a transition from 0 <sub>B</sub> to 1 <sub>B</sub> of bit PSTAT2.OSTC. 0 <sub>B</sub> : NFLTA activation is disabled. 1 <sub>B</sub> : NFLTA activation is enabled | | OSTAEN | 4 | rw | NFLTA Activation on Tristate Event Enable Bit This bit enables the activation of signal NFLTA in case of a transition from 0 <sub>B</sub> to 1 <sub>B</sub> of bit PER.OSTER. 0 <sub>B</sub> : NFLTA activation is disabled. 1 <sub>B</sub> : NFLTA activation is enabled | | CFG1 | 3 | rwh | Advanced Primary Configuration Enable Bit This bit enables write accesses to register PCFG2. 0 <sub>B</sub> : Write access to PCFG2 are discarded. 1 <sub>B</sub> : Write access to PCFG2 are executed normally. This bit is automatically cleared when mode OPM2 is left. | | PAREN | 2 | rw | Parity Enable Bit This bit indicates if the SPI parity error detection is active (reception only). 0 <sub>B</sub> : Parity Check is disabled. 1 <sub>B</sub> : Parity Check is enabled. | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Primary Second Configuration Register** This register is used to select the configuration of the device. It can only be written if bit PCFG.CFG1 is set. | PCFG2 Primary Second Configuration Register | | | Offset<br>05 <sub>H</sub> | | p Value<br>.a. | Reset Value<br>0045 <sub>H</sub> | | |---------------------------------------------|---|---|---------------------------|---|----------------|----------------------------------|------| | 15 | | 1 | | 1 | 10 | 9 | 8 | | | | | ) | ' | | DOEN1 | DIO1 | | | | r | | 1 | | rw | rw | | 7 | 6 | | | | 2 | 1 | 0 | | FEN | | 1 | STPDEL | 1 | 1 | LMI | P | | rw | | | rw | | | rh | rh | | Field | Bits | Туре | Description | |--------|-------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:10 | r | Reserved<br>Read as 0 <sub>B</sub> . | | DOEN1 | 9 | rw | DOUT Output Primary Enable Bit This bit is used to enable the DOUT signal. 0 <sub>B</sub> : DOUT is disabled (and in tristate). 1 <sub>B</sub> : DOUT is enabled (output). | | DIO1 | 8 | rw | Digital Channel Configuration This bit field determines the direction of pin DIO1. 0 <sub>B</sub> : DIO1 is an input. 1 <sub>B</sub> : DIO1 is an output. | | FEN | 7 | rw | EN/FEN Mode Configuration This bit determines the validity mode of a signal at pin EN/FEN. O <sub>B</sub> : EN Mode active. A valid signal is defined as a high level. 1 <sub>B</sub> : FEN Mode active. A valid signal is defined as a periodic signal. | | STPDEL | 6:2 | rw | Shoot Through Protection Delay Configuration This bit field determines the dead time for the shoot- through protection (in number of OSC1 clock cycles). 00 <sub>H</sub> : 0 clock cycle. 01 <sub>H</sub> : 1 clock cycle. 1F <sub>H</sub> : 31 clock cycles. | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. O <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | Field | Bits | Туре | Description | |-------|------|------|-----------------| | P | 0 | rh | Parity Bit | | | | | Odd Parity Bit. | ## **Primary Control Register** This register is used to control the device during run-time. | PCTRL<br>Primary Con | Offset<br>06 <sub>H</sub> | | p Value<br>.a. | Reset Value<br>0001 <sub>H</sub> | | | | |----------------------|---------------------------|------|----------------|----------------------------------|----|-----|----| | 15 | | I | I | | | I | 8 | | | | 1 | | 0 | | 1 | | | 7 | 6 | 5 | 4 | r<br>3 | 2 | 1 | 0 | | 0 | CLRS | CLRP | GTCT | GPC | ON | LMI | Р | | r | rwh | rwh | rwh | rw | I | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:7 | r | Reserved | | | | | Read as 0 <sub>B</sub> . | | CLRS | 6 | rwh | Clear Secondary Request Bit This bit is used to clear the sticky bits on the secondary side. 0 <sub>B</sub> : No action. 1 <sub>B</sub> : Clear sticky bits. This bit is automatically cleared by hardware. | | CLRP | 5 | rwh | Clear Primary Request Bit This bit is used to clear the sticky bits on the primary side. 0 <sub>B</sub> : No action. 1 <sub>B</sub> : Clear sticky bits and deassert signals NFLTA and NFLTB. This bit is automatically cleared by hardware. | | GTCT | 4 | rwh | Gate Timing Capture Trigger Bit This bit is used to trigger the timing capture mechanism measurements of the Gate Monitoring function. O <sub>B</sub> : No action. 1 <sub>B</sub> : Timing capture triggered. This bit is automatically cleared by hardware | | GPON | 3:2 | rw | Gate Turn-On Plateau Level Configuration This bit field is used to configure the voltage of the plateau during Weak Turn-On and Two Level Turn-On. O <sub>H</sub> : V <sub>GPON0</sub> selected. 1 <sub>H</sub> : V <sub>GPON1</sub> selected. 2 <sub>H</sub> : V <sub>GPON2</sub> selected. 3 <sub>H</sub> : Reserved (WTO) or Hard Switching (TTON). | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | Р | 0 | rh | Parity Bit Odd Parity Bit. | ## **Primary Second Control Register** This register is used to control the device during run-time. | PCTRL2 Primary Second Control Register | | | | Offset<br>07 <sub>H</sub> | Wakeup Value<br>n.a. | | Reset Value<br>003D <sub>H</sub> | | |----------------------------------------|---|---|------|---------------------------|----------------------|-----|----------------------------------|--| | 15 | | | 1 | | | | 8 | | | | | | 0 | | | | | | | _ | _ | _ | r | | _ | _ | _ | | | 7 | 6 | 5 | | | 2 | 1 | 0 | | | | 0 | | GPOF | | | LMI | P | | | | r | | rw | | | rh | rh | | | Field | Bits | Туре | Description | |-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:6 | r | Reserved Read as $0_B$ . | | GPOF | 5:2 | rw | Gate Turn-Off Plateau Level Configuration (regular turn-off) This bit field is used to configure the Two-Level Turn-Off plateau voltage (regular turn-off). 0000 <sub>B</sub> : V <sub>GPOF0</sub> selected. 0001 <sub>B</sub> : V <sub>GPOF1</sub> selected 1110 <sub>B</sub> : V <sub>GPOF14</sub> selected. 1111 <sub>B</sub> : V <sub>GPOF15</sub> selected. | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Primary Supervision Function Control Register** This register is used to trigger the verification functions on the primary side. | PSCR Primary Supervision Function Control Register | | | Offset<br>08 <sub>H</sub> | Wakeup Value<br>n.a. | | Reset Value<br>0001 <sub>H</sub> | | |----------------------------------------------------|-----|--------|---------------------------|----------------------|-----|----------------------------------|--| | 15 | 1 1 | | | | T | 8 | | | | | C | ) | | 1 | | | | 7 | | r<br>4 | 3 | 2 | 1 | 0 | | | | 0 | | VFS | 1 | LMI | P | | | | r | 1 | rwh | | rh | rh | | | Field | Bits | Туре | Description | |-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:4 | r | Reserved Read as $0_B$ . | | VFS1 | 3:2 | rwh | Primary Verification Function Selection This bit field is used to activate the primary verification functions. 00 <sub>B</sub> : No function activated. 01 <sub>B</sub> : Reserved. 10 <sub>B</sub> : Primary Clock Supervision active. 11 <sub>B</sub> : DIO Supervision active. Note: The selection defined by this bit field is only effective when the device enters Mode OPM5. This bit field is automatically cleared when entering OPM1. | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | #### **Primary Read/Write Register** This register provides a readable and writable address space for data integrity test during runtime. This register is not associated with any hardware functionality. | PRW<br>Primary Read/ | /Write Register | | Offset<br>09 <sub>H</sub> | | p Value<br>.a. | Reset Value<br>0001 <sub>H</sub> | |----------------------|-----------------|-------|---------------------------|---|----------------|----------------------------------| | 15 | 1 | ı | | | | 8 | | | | RWVAL | | | | | | | | rw | | | | | | 7 | | | | 2 | 1 | 0 | | | RW | VAL | ' | | LMI | P | | | r | N | | | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RWVAL | 15:2 | rw | Read/Write value This bit field is "don't care" for the device. | | LMI | 1 | rh | Last Message Invalid Flag This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message processed correctly. 1 <sub>B</sub> : Previous Message not processed. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Primary Pin Status Register** This register provides status information on the I/Os of the primary chip. | PPIN | | | | Offset | Wakeu | p Value | Reset Value | |---------------|---------------|--------|-----|-----------------|-------|---------|-------------------| | Primary Pin S | Status Regist | er | | 0A <sub>H</sub> | n | .a. | xxxx <sub>H</sub> | | | | | | | | | | | 15 | 1 | | | 1 | | 9 | 8 | | | | | 0 | ' | | 1 | DIO1L | | | | | r | | | | rh | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DOUTL | NFLTBL | NFLTAL | ENL | INSTPL | INPL | LMI | P | | rh | Field | Bits | Туре | Description | |--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:9 | r | Reserved<br>Read as 0 <sub>B</sub> . | | DIO1L | 8 | rh | Pin DIO1 Level This bit indicates the logical level read on pin DIO1. 0 <sub>B</sub> : Low-level is detected. 1 <sub>B</sub> : High-level is detected. | | DOUTL | 7 | rh | Pin DOUT Level This bit indicates the logical level read on pin DOUT. 0 <sub>B</sub> : Low-level is detected. 1 <sub>B</sub> : High-level is detected. | | NFLTBL | 6 | rh | Pin NFLTB Level This bit indicates the logical level read on pin NFLTB. 0 <sub>B</sub> : Low-level is detected. 1 <sub>B</sub> : High-level is detected. | | NFLTAL | 5 | rh | Pin NFLTA Level This bit indicates the logical level read on pin NFLTA. 0 <sub>B</sub> : Low-level is detected. 1 <sub>B</sub> : High-level is detected. | | ENL | 4 | rh | Pin EN/FEN Level This bit indicates the logical level read on pin EN/FEN. 0 <sub>B</sub> : Low-level is detected. 1 <sub>B</sub> : High-level is detected. | | INSTPL | 3 | rh | Pin INSTP Level This bit indicates the logical level read on pin INSTP. 0 <sub>B</sub> : Low-level is detected. 1 <sub>B</sub> : High-level is detected. | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INPL | 2 | rh | Pin INP Level This bit indicates the logical level read on pin INP. 0 <sub>B</sub> : Low-level is detected. 1 <sub>B</sub> : High-level is detected. | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Primary Clock Supervision Register** This register shows the result of the Primary Clock Supervision function. | PCS Primary Clock Supervision Register | | | Offset<br>0B <sub>H</sub> | | p Value<br>.a. | Reset Value<br>0001 <sub>H</sub> | | |----------------------------------------|---|---|---------------------------|-----------|----------------|----------------------------------|----| | 15 | 1 | T | T T | T | | | 8 | | | | | cs | <b>S1</b> | | | | | | | | rh | า | | | | | 7 | | _ | | | 2 | 1 | 0 | | | 1 | 1 | 0 | | | LMI | Р | | | | | r | | | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS1 | 15:8 | rh | Primary Clock Supervision This bit field is written by hardware by the Primary Clock Supervision function and gives the number of measured OSC1 clock cycles. | | | | | Note: This bit field can be cleared by setting bit PCTRL.CLRP. | | 0 | 7:2 | r | Reserved<br>Read as 0 <sub>B</sub> . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | # 4.2 Secondary Registers Description ## **Secondary ID Register** This register contains the identification number of secondary chip version. | SID<br>Secondary ID R | egister | | Offset<br>10 <sub>H</sub> | | p Value<br>.a. | Reset Value<br>xxxx <sub>H</sub> | |-----------------------|---------|-----|---------------------------|---|----------------|----------------------------------| | 15 | ı | T | | | T | 8 | | | | SVE | ERS | | | | | | ' | | | _ | | _ | | 7 | ı | 4 | 3 | 2 | 1 | 0 | | | SVERS | | 0 | | LMI | P | | | r | | r | | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SVERS | 15:4 | r | Secondary Chip Identification This bit field defines the version of the secondary chip. This bit field is hard-wired: 8B2 <sub>H</sub> : AD Step. | | 0 | 3:2 | r | Reserved Read as $0_B$ . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Secondary Status Register** This register contains information on the status of the device. | SSTAT<br>Secondary S | tatus Registe | r | | Offset<br>11 <sub>H</sub> | | ıp Value<br>.a. | Reset Value<br>0001 <sub>H</sub> | |----------------------|---------------|------|-----|---------------------------|-----|-----------------|----------------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | R | es | ОТ | HZ | OCPCD | DBG | o | PM | | | | rh | rh | rhs | rh | | rh | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ОРМ | FLTB | FLTA | PWM | 0 | | LMI | Р | | rh | rh | rh | rh | r | | rh | rh | | Field | Bits | Туре | Description | |-------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Res | 15:14 | rh | Reserved This bit field is reserved. | | ОТ | 13 | rh | Overtemperature Status This bit indicates if an overtemperature condition is detected. 0 <sub>B</sub> : No overtemperature condition is detected. 1 <sub>B</sub> : Overtemperature condition is detected. | | HZ | 12 | rh | Output Stage Status This bit indicates the state of the output stage. 0 <sub>B</sub> : The output stage is operating normally. 1 <sub>B</sub> : The output stage is tristated. | | OCPCD | 11 | rhs | OCP Current Detection Flag This bit indicates if the voltage at pin OCP has been above the internal threshold V <sub>OCPD2</sub> . O <sub>B</sub> : OCP voltage has not been above internal threshold. 1 <sub>B</sub> : OCP voltage has been above internal threshold. This bit is sticky. | | DBG | 10 | rh | Debug Mode Active Bit This bit indicates if the Debug Mode is active. 0 <sub>B</sub> : Debug Mode is not active. 1 <sub>B</sub> : Debug Mode is active. | | ОРМ | 9:7 | rh | Operating Mode This bit field indicates in which operating mode is active The coding is identical to PSTAT2. | | FLTB | 6 | rh | Event Class B Status This bit indicates if the conditions leading to an Event Class B are detected. O <sub>B</sub> : Event conditions are not met. 1 <sub>B</sub> : Event conditions are met. | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FLTA | 5 | rh | Event Class A Error This bit indicates if the conditions leading to an Event Class A are detected. 0 <sub>B</sub> : Event conditions are not met. 1 <sub>B</sub> : Event conditions are met. | | PWM | 4 | rh | PWM Command Status This bit indicates the status of the PWM command received from the primary side. 0 <sub>B</sub> : PWM OFF command is detected. 1 <sub>B</sub> : PWM ON command is detected. | | 0 | 3:2 | r | Reserved<br>Read as 0 <sub>B</sub> . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Secondary Second Status Register** This register contains information on the status of the device. | SSTAT2<br>Secondary Second Status Register | | | | Offset<br>12 <sub>H</sub> | | p Value<br>.a. | Reset Value xxxx <sub>H</sub> | |--------------------------------------------|--------|------|-------|---------------------------|--------|----------------|-------------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | DIO2L | DACLPL | GC2 | GC1 | OVLO3M | UVLO3M | OVLO2M | UVLO2M | | rh | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OCPC2 | OCPC1 | OSDL | DSATC | | )<br>) | LMI | Р | | rh | rh | rh | rh | | r | rh | rh | | Field | Bits | Туре | Description | | |--------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | DIO2L | 15 | rh | DIO2 Level This bit indicates the level read at pin DIO2. 0 <sub>B</sub> : DIO2 level is Low. 1 <sub>B</sub> : DIO2 level is High. | | | DACLPL | 14 | rh | DACLP Level This bit indicates the level read at pin DACLP. 0 <sub>B</sub> : DACLP level is Low. 1 <sub>B</sub> : DACLP level is High. | | | GC2 | 13 | rh | Gate Second Comparator Status This bit shows the output of the second comparator of th Gate Monitoring function. 0 <sub>B</sub> : GATE voltage is below V <sub>GATE2</sub> . 1 <sub>B</sub> : GATE voltage is above V <sub>GATE2</sub> . | | | GC1 | 12 | rh | Gate First Comparator Status This bit indicates the output of the first comparator of the Gate Monitoring function. 0 <sub>B</sub> : GATE voltage is below V <sub>GATE1</sub> . 1 <sub>B</sub> : GATE voltage is above V <sub>GATE1</sub> . | | | OVLO3M | 11 | rh | OVLO3 Comparator Status This bit indicates the result of the OVLO3 monitoring function. 0 <sub>B</sub> : No failure condition is detected. 1 <sub>B</sub> : A failure condition is detected. | | | UVLO3M | 10 | rh | UVLO3 Monitoring Result This bit indicates the result of the UVLO3 monitoring function. 0 <sub>B</sub> : No failure condition is detected. 1 <sub>B</sub> : A failure condition is detected. | | | Field | Bits | Туре | Description | | |--------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | OVLO2M | 9 | rh | OVLO2 Monitoring Result This bit indicates the result of the OVLO2 monitoring function. 0 <sub>B</sub> : No failure condition is detected. 1 <sub>B</sub> : A failure condition is detected. | | | UVLO2M | 8 | rh | UVLO2 Monitoring Result This bit indicates the result of the UVLO2 monitoring function. 0 <sub>B</sub> : No failure condition is detected. 1 <sub>B</sub> : One failure condition is detected. | | | OCPC2 | 7 | rh | OCP Second Comparator Result This bit indicates the (blanked) output of the second comparator of the OCP function. O <sub>B</sub> : OCP voltage is below V <sub>OCPD2</sub> . 1 <sub>B</sub> : OCP voltage is above V <sub>OCPD2</sub> . | | | OCPC1 | 6 | rh | OCP First Comparator Result This bit indicates the (blanked) output of the first comparator of the OCP function. 0 <sub>B</sub> : OCP voltage is below V <sub>OCPD1</sub> . 1 <sub>B</sub> : OCP voltage is above V <sub>OCPD1</sub> . | | | OSDL | 5 | rh | OSD Level This bit indicates the level read at pin OSD. 0 <sub>B</sub> : OSD level is Low. 1 <sub>B</sub> : OSD level is High. | | | DSATC | 4 | rh | DESAT Comparator Result This bit indicates the output of the comparator of the DESAT function. 0 <sub>B</sub> : DESAT voltage is below V <sub>DESAT</sub> . 1 <sub>B</sub> : DESAT voltage is above V <sub>DESAT</sub> . | | | 0 | 3:2 | r | Reserved Read as $0_B$ . | | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | | P | 0 | rh | Parity Bit Odd Parity Bit. | | ## **Secondary Error Register** This register provides information on the error status of the device. | SER<br>Secondary Error Register | | | | Offset<br>13 <sub>H</sub> | | p Value<br>a. | Reset Value<br>8011 <sub>H</sub> | |---------------------------------|-------|---------|---------|---------------------------|---------|---------------|----------------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | RST2 | OCPER | DESATER | UVLO2ER | OVLO2ER | UVLO3ER | VMTO | GER | | rhs | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OVLO3ER | OTER | OSTER | CER2 | | )<br>D | LMI | Р | | rhs | rhs | rhs | rhs | | r | rh | rh | | Field | Bits | Туре | Description | | |---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | RST2 | 15 | rhs | Hard Reset Secondary Flag This bit indicates if a hard reset event has been detected on the secondary chip (due to a V <sub>CC2</sub> power-up). O <sub>B</sub> : No hard reset event has been detected. 1 <sub>B</sub> : A hard reset event has been detected. This bit is sticky. | | | OCPER | 14 | rhs | OCP Error Flag This bit indicates if an OCP event has been detected. O <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. Note: This bit can not be cleared while an error condition is active (bit SSTAT2.OCPC1 set). | | | DESATER | 13 | rhs | DESAT Error Flag This bit indicates if a DESAT event has been detected. O <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. | | | UVLO2ER | 12 | rhs | UVLO2 Error Flag This bit indicates if an Undervoltage Lockout event (on V <sub>CC2</sub> ) has been detected. 0 <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. Note: This bit can not be cleared while an error condition is active (bit SSTAT2.UVLO2M set). | | | Field | Bits | Туре | Description | |---------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OVLO2ER | 11 | rhs | OVLO2 Error Flag This bit indicates if an Overvoltage Lockout event (on V <sub>CC2</sub> ) has been detected. 0 <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. Note: This bit can not be cleared while an error condition is active (bit SSTAT2.OVLO2M set). | | UVLO3ER | 10 | rhs | UVLO3 Error Flag This bit indicates if an Undervoltage Lockout event (on V <sub>EE2</sub> ) has been detected. 0 <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. Note: This bit can not be cleared while an error condition is active (bit SSTAT2.UVLO3M set). | | VMTO | 9 | rhs | Verif. Mode Time-Out Flag This bit indicates if time-out event in Verification Mode has been detected. 0 <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. | | GER | 8 | rhs | Gate Monitoring Error Flag This bit indicates in a Gate Monitoring error event has been detected. O <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. | | OVLO3ER | 7 | rhs | OVLO3 Error Flag This bit indicates if an Overvoltage Lockout event (on V <sub>EE2</sub> ) has been detected. 0 <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. Note: This bit can not be cleared while an error condition is active (bit SSTAT2.OVLO3M set). | | OTER | 6 | rhs | Overtemperature Error Flag This bit indicates if an overtemperature event has been detected. O <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. Note: This bit can not be cleared if bit SSTAT.OT is set. | | Field | Bits | Туре | Description | |-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OSTER | 5 | rhs | Output Stage Tristate Event Flag This bit indicates if an output stage tristate event has been detected. O <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. Note: This bit can not be cleared if bit SSTAT.HZ is set. | | CER2 | 4 | rhs | Communication Error Secondary Flag This indicates if a loss of communication event with the primary chip has been detected by the secondary chip. 0 <sub>B</sub> : No event has been detected. 1 <sub>B</sub> : An event has been detected. This bit is sticky. | | 0 | 3:2 | r | Reserved<br>Read as 0 <sub>B</sub> . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Secondary Configuration Register** This register is used to select the configuration of the device. | SCFG | | | | Offset | Wakeu | Wakeup Value | | |----------------------------------|------|------|-----------------|--------|-------|-------------------|--------| | Secondary Configuration Register | | | 14 <sub>H</sub> | n | .a. | 0190 <sub>н</sub> | | | 15 | | | | 11 | 10 | 9 | 8 | | | | 0 | | | TOSEN | PSEN | DSTCEN | | | ı | r | 1 | | rw | rw | rw | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | OSDAD | OSMD | CFG2 | VBEC | 0 | ) | LMI | Р | | rw | rw | rwh | rw | r | - | rh | rh | | Field | Bits | Type | Description | |--------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:11 | r | Reserved<br>Read as 0 <sub>B</sub> . | | TOSEN | 10 | rw | Verification Mode Time Out Duration Selection This bit selects the duration of the verification mode time out. 0 <sub>B</sub> : Regular time-out value (typ. 15 ms). 1 <sub>B</sub> : Slow time-out value (typ. 60 ms). | | PSEN | 9 | rw | Pulse Suppressor Enable Bit This bit enables the internal pulse suppressor. 0 <sub>B</sub> : Pulse suppressor is disabled. 1 <sub>B</sub> : Pulse suppressor is enabled. | | DSTCEN | 8 | rw | DESAT Clamping Enable Bit This bit enables the internal clamping (to GND2) of the DESAT pin during PWM OFF commands. 0 <sub>B</sub> : DESAT clamping is disabled. 1 <sub>B</sub> : DESAT clamping is enabled. | | OSDAD | 7 | rw | OSD Event Class A Disable Bit This bit disables the generation of an Event Class A in case of an OSD pin Tristate event. 0 <sub>B</sub> : Event Class A is enabled. 1 <sub>B</sub> : Event Class A is disabled. | | OSMD | 6 | rw | Output Stage Monitoring Disable Bit This bit disables the internal Output Stage Monitoring mechanism. 0 <sub>B</sub> : OSM is working normally. 1 <sub>B</sub> : OSM is disabled. | | Field | Bits | Туре | Description | |-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CFG2 | 5 | rwh | Advanced Secondary Configuration Enable Bit This bit field enables write accesses to register SCFG2. 0 <sub>B</sub> : Write access to SCFG2 are discarded. 1 <sub>B</sub> : Write access to SCFG2 are executed normally. This bit is cleared when leaving Mode OPM2. | | VBEC | 4 | rw | V <sub>BE</sub> Compensation This bit enables the V <sub>BE</sub> compensation of the TTOFF, TTON and WTO plateau levels. 0 <sub>B</sub> : V <sub>BE</sub> Compensation disabled. 1 <sub>B</sub> : V <sub>BE</sub> Compensation enabled. | | 0 | 3:2 | r | Reserved<br>Read as 0 <sub>B</sub> . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | # **Secondary Second Configuration Register** This register is used to select the configuration of the device. It can only be written if bit SCFG.CFG2 is set. | SCFG2<br>Secondary S | SCFG2<br>Secondary Second Configuration Register | | | Offset<br>15 <sub>H</sub> | | p Value<br>.a. | Reset Value<br>0001 <sub>H</sub> | |----------------------|--------------------------------------------------|-------|--------|---------------------------|------|----------------|----------------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | R | les | ISMEN | OVLO3D | ACLPM | DIO2 | тт | OND | | | | rw | rw | rw | rw | | rw | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | TT | OND | DS | ATL | 0 | | LMI | Р | | r | w | r | w | r | | rh | rh | | Field | Bits | Туре | Description | |--------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Res | 15:14 | rw | <b>Reserved</b> This bit field is reserved. It should be written with $0_H$ . | | ISMEN | 13 | rw | IGBT State Monitoring Function Enable Bit This bit enables the IGBT State Monitoring Function on the secondary side. 0 <sub>B</sub> : Functionality is disabled. 1 <sub>B</sub> : Functionality is enabled. | | OVLO3D | 12 | rw | OVLO3 Mode Configuration This bit configures the operation of the OVLO3 function. 0 <sub>B</sub> : OVLO3 events are Events Class B. 1 <sub>B</sub> : OVLO3 events are warning events. | | ACLPM | 11 | rw | Active Clamping Mode This bit determines the mode of operation of pin DACLP. O <sub>B</sub> : DACLP is active for Regular and Safe Turn-Off sequences. 1 <sub>B</sub> : DACLP is active only in case of a Safe Turn-Off sequence. | | DIO2 | 10 | rw | Digital Channel Configuration This bit field determines the direction of pin DIO2. 0 <sub>B</sub> : DIO2 is an input. 1 <sub>B</sub> : DIO2 is an output. | | TTOND | 9:6 | rw | TTON Delay Configuration This bit field defines the TTON delay (in SSOSC2 clock cycles). Writing 00 <sub>H</sub> to this field deactivates the TTON function. If used, a minimal value of at least A <sub>H</sub> has to be programmed. | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DSATL | 5:4 | rw | DESAT Threshold Level Selection This bit field configures the threshold level of the DESAT function. 00 <sub>B</sub> : Threshold V <sub>DESAT0</sub> selected. 01 <sub>B</sub> : Threshold V <sub>DESAT1</sub> selected. 10 <sub>B</sub> : Threshold V <sub>DESAT2</sub> selected. 11 <sub>B</sub> : Threshold V <sub>DESAT3</sub> selected. | | 0 | 3:2 | r | Reserved Read as $0_B$ . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Secondary Control Register** This register is used to control the device during run-time. | SCTRL<br>Secondary Control Register | | | | Offset<br>16 <sub>H</sub> | Wakeup Value<br>n.a. | | Reset Value<br>00F1 <sub>H</sub> | | |-------------------------------------|---|------|------|---------------------------|----------------------|-----|----------------------------------|--| | 15 | | 13 | 12 | 11 | 10 | 9 | 8 | | | | 0 | | оѕтс | CLRS | 0 | GP | ONS | | | | r | | rhs | rh | rh | | rh | | | 7 | | | 4 | 3 | 2 | 1 | 0 | | | | G | POFS | 1 | 0 | | LMI | Р | | | | | rh | • | r | | rh | rh | | | Field | Bits | Type | Description | |-------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:13 | r | Reserved<br>Read as 0 <sub>B</sub> . | | OSTC | 12 | rhs | Output Stage Tristate Control This bit is used by the hardware to control the state of the output stage. This bit is set in case of an OSM event. It is cleared by either a falling edge on pin OSD or when bit PCTRL.CLRS is set. | | CLRS | 11 | rh | Clear Secondary Request Bit This bit is set by writing PCTRL.CLRS. | | 0 | 10 | rh | Reserved<br>Read as 0 <sub>B</sub> . | | GPONS | 9:8 | rh | Gate Turn-On Plateau Level Configuration This bit field indicates the current configuration of the plateau level for WTO and TTON. Coding is identical to PCTRL.GPON. | | | | | Note: This bit field is a mirror of <b>PSTAT.GPONS</b> . | | GPOFS | 7:4 | rh | Gate Turn-Off Plateau Level Configuration (regular turn-off) This bit field indicates the current configuration of the TTOFF plateau level (for regular turn-off). Coding is identical to PCTRL2.GPOF. | | | | | Note: This bit field is a mirror of <b>PSTAT.GPOFS</b> . | | 0 | 3:2 | r | Reserved Read as $0_B$ . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. O <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | Field | Bits | Туре | Description | |-------|------|------|----------------------------| | Р | 0 | rh | Parity Bit Odd Parity Bit. | ## **Secondary Supervision Function Control Register** This register is used to trigger the verification functions on the secondary side. | SSCR<br>Secondary Supervision Function Control Register | | | Offset<br>17 <sub>H</sub> | | p Value<br>.a. | Reset Value<br>0001 <sub>H</sub> | |---------------------------------------------------------|------|---|---------------------------|---|----------------|----------------------------------| | 15 | | | ı | ı | I | 8 | | | | | 0 | | | | | 7 | | 4 | r<br>3 | 2 | 1 | 0 | | · | VFS2 | · | | 0 | LMI | Р | | | rwh | | | r | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 15:8 | r | Reserved<br>Read as 0 <sub>B</sub> . | | VFS2 | 7:4 | rwh | Secondary Verification Function Selection This bit field is used to activate the secondary verification function. 0000 <sub>B</sub> : No function activated. 0001 <sub>B</sub> : DESAT Supervision Level 1 active. 0010 <sub>B</sub> : DESAT Supervision Level 2 active. 0011 <sub>B</sub> : OCP Supervision Level 1 active. 0100 <sub>B</sub> : UVLO2 Supervision active. 0101 <sub>B</sub> : OVLO2 Supervision active. 0111 <sub>B</sub> : OVLO3 Supervision active. 1010 <sub>B</sub> : TCF function active. 1001 <sub>B</sub> : DESAT Supervision Level 3 active. 1010 <sub>B</sub> : OCP Supervision Level 3 active. Note: The selection defined by this bit field is only effective when the device enters Mode OPM5. This bit field is automatically cleared when entering OPM1. | | 0 | 3:2 | r | Reserved Read as $0_B$ . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. O <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | # **Secondary DESAT Blanking Time Register** This register configures the blanking time of the DESAT function. | SDESAT Secondary DESAT Blanking Time Register | | | er | Offset<br>18 <sub>H</sub> | Wakeup Value<br>n.a. | | Reset Value<br>2000 <sub>H</sub> | | |-----------------------------------------------|---|---|-------|---------------------------|----------------------|-----|----------------------------------|--| | 15 | 1 | 1 | T | | | Γ | 8 | | | | | | DSATB | Т | | | | | | | | | rw | | | | | | | 7 | | | | | 2 | 1 | 0 | | | | 1 | 0 | | | | LMI | Р | | | | | r | | | | rh | rh | | | Field | Bits | Туре | Description | |--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DSATBT | 15:8 | rw | DESAT Blanking Time Value. This bit field defines the blanking time of the DESAT function (in OSC2 clock cycles). If the DESAT function is used, a value of at least A <sub>H</sub> shall be programmed. | | 0 | 7:2 | r | Reserved Read as $0_B$ . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | # **Secondary OCP Blanking Time Register** This register configures the blanking time of the OCP function. | SOCP Secondary OCP Blanking Time Register | | | Offset<br>19 <sub>H</sub> | Wakeup Value<br>n.a. | | Reset Value<br>0001 <sub>H</sub> | |-------------------------------------------|---|-------|---------------------------|----------------------|-----|----------------------------------| | 15 | | T | | | | 8 | | | | ОСРВТ | Γ . | | | | | | | rw | | | | | | 7 | | | | 2 | 1 | 0 | | | 1 | 0 | , | | LMI | Р | | | · | r | · | | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OCPBT | 15:8 | rw | OCP Blanking Time Value. This bit field defines the blanking time of the OCP function (in OSC2 clock cycles). Writing 0 <sub>H</sub> to this field deactivates the digital blanking time generation. This field shall not be programmed with values above 2F <sub>H</sub> . | | 0 | 7:2 | r | Reserved<br>Read as 0 <sub>B</sub> . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | # **Secondary Regular TTOFF Configuration Register** This register shows the configuration of the TTOFF function for regular turn-off. | SRTTOF Secondary Regular TTOFF Configuration Register | | | Offset<br>1A <sub>H</sub> | · · | p Value<br>a. | Reset Value<br>0001 <sub>H</sub> | | |-------------------------------------------------------|---|--------|---------------------------|-----|---------------|----------------------------------|----| | 15 | T | I | 1 1 | | | | 8 | | | | | RTVA | L | | | | | | 1 | 1 | rw | | | | | | 7 | | | | | 2 | 1 | 0 | | | 1 | '<br>' | )<br>D | ı | | LMI | Р | | | | | r | | | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RTVAL | 15:8 | rw | TTOFF Delay Value (regular turn-off). This bit field defines the TTOFF delay for a regular turn-off (in SSOSC2 clock cycles). Writing 00 <sub>H</sub> to this field deactivates the TTOFF function for regular turn-off. If used, a minimal value of at least 2 <sub>H</sub> has to be programmed. | | 0 | 7:2 | r | Reserved<br>Read as 0 <sub>B</sub> . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Secondary Safe TTOFF Configuration Register** This register shows the configuration of the TTOFF function for safe turn-off. | SSTTOF | | | | Wakeu | Wakeup Value | | |--------------|-------------------------|----------|-----------------|-------|--------------|-------------------| | Secondary Sa | afe TTOFF Configuration | Register | 1B <sub>H</sub> | n | .a. | 2000 <sub>H</sub> | | | | | | | | | | 15 | I I | | T T | | Γ | 8 | | | | ST | /AL | | | | | | | r | W | | <u> </u> | | | 7 | | 4 | 3 | 2 | 1 | 0 | | | GPS | | 0 | | LMI | Р | | | rw | | r | | rh | rh | | Field | Bits | Type | Description | |-------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STVAL | 15:8 | rw | TTOFF Delay Value (safe turn-off). This bit field defines the TTOFF delay for a safe turn-off (in OSC2 clock cycles). Writing 00 <sub>H</sub> to this field deactivates the TTOFF function for regular turn-off. if used, a minimal value of at least A <sub>H</sub> has to be programmed. Note: | | | | | <ol> <li>In OPM5 and OPM6, it is recommended to have this bit field programmed to 0<sub>H</sub>.</li> <li>In OPM4, when safe two level turn off is used, bit field STVAL shall be programmed with a higher value than field SRTTOF.RTVAL.</li> <li>3.</li> </ol> | | GPS | 7:4 | rw | TTOFF Plateau voltage (safe turn-off) This bit field defines the TTOFF plateau voltage for safe turn-off sequences. Coding is identical to PCTRL2.GPOF. Note: In OPM4, bit field GPS shall be programmed with a value smaller or equal than field PCTRL2.GPOF. | | 0 | 3:2 | r | <b>Reserved</b> Read as $0_B$ . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | # **Secondary First Gate Monitoring Register** This register captures the value of the counter monitoring during the switching sequence. | SGM1 Secondary First Gate Monitoring Register | | | Offset<br>1C <sub>H</sub> | | p Value<br>.a. | Reset Value<br>FF01 <sub>H</sub> | | |-----------------------------------------------|---|-----|---------------------------|---|----------------|----------------------------------|----| | 15 | T | 1 1 | | | | | 8 | | | 1 | | VTOM | 1 | | | | | | | | rh | l | | | | | 7 | 6 | | | | 2 | 1 | 0 | | GTCT1 | | ' ' | 0 | | | LMI | Р | | rh | | | r | | | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VTOM1 | 15:8 | rh | Turn-Off Counter Value This bit field is used to capture the timing of signal GATE during turn-off sequences. It is cleared at the beginning of the timing measurement. | | GTCT1 | 7 | rh | Gate Timing Capture Trigger 1 This bit indicates the state of the timing capture mechanism. When it is set, the mechanism is armed. This bit is cleared at the end of the timing measurement. Note: In case a new request occurs while he mechanism is already armed, then this bit is cleared and the mechanism disarmed. | | 0 | 6:2 | r | <b>Reserved</b> Read as $0_B$ . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. O <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Secondary Second Gate Monitoring Register** This register captures the value of the counter monitoring during the switching sequence. | SGM2 Secondary Second Gate Monitoring Register | | | | Offset<br>1D <sub>H</sub> | Wakeup Value<br>n.a. | | Reset Value<br>FF01 <sub>H</sub> | |------------------------------------------------|---|---|-----|---------------------------|----------------------|-----|----------------------------------| | 15 | T | 1 | | ı | | | 8 | | | | | VTO | W12 | | | | | | | | rh | • | | | | | 7 | 6 | | | | 2 | 1 | 0 | | GTCT2 | | | 0 | ' | | LMI | Р | | rh | • | | r | <u>'</u> | | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VTOM2 | 15:8 | rh | Turn-On Counter Value This bit field is used to capture the timing of signal GATE during turn-on sequences. It is cleared at the beginning of the timing measurement. | | GTCT2 | 7 | rh | Gate Timing Capture Trigger 2 This bit indicates the state of the timing capture mechanism. When it is set, the mechanism is armed. This bit is cleared at the end of the timing measurement. Note: In case a new request occurs while the mechanism is already armed, then this bit is cleared and the mechanism disarmed. | | 0 | 6:2 | r | Reserved Read as $0_B$ . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | # Secondary DACLP Activation Configuration Register This register defines the activation time of signal DACLP. | SACLT<br>Secondary Active | Offset Active Clamping Configuration Register 1E <sub>H</sub> | | Offset<br>1E <sub>H</sub> | Wakeup Value<br>n.a. | | Reset Value<br>2600 <sub>H</sub> | | |---------------------------|---------------------------------------------------------------|-------|---------------------------|----------------------|-----|----------------------------------|--| | 15 | T T | 1 | | Т | | 8 | | | | | AT | | | | | | | | | rw | | | | | | | 7 | | | | 2 | 1 | 0 | | | | 0 | )<br> | 1 | | LMI | Р | | | | r | - | | | rh | rh | | | Field | Bits | Туре | Description | |-------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AT | 15:8 | rw | Activation time This bit field defines the activation time for signal DACLP (In SSOSC2 clock cycles). 00 <sub>H</sub> : DACLP is at constant High Level. 01 <sub>H</sub> 09 <sub>H</sub> : Reserved. 0A <sub>H</sub> FE <sub>H</sub> : DACLP activation time. FF <sub>H</sub> : DACLP is at constant Low Level. | | 0 | 7:2 | r | Reserved Read as $0_B$ . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. 0 <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | ## **Secondary Clock Supervision Register** This register is for internal purpose only. | SCS<br>Secondary Cloc | ck Supervision Register | | Offset<br>1F <sub>H</sub> | | p Value<br>a. | Reset Value<br>0001 <sub>H</sub> | |-----------------------|-------------------------|--------|---------------------------------------|---|---------------|----------------------------------| | 15 | | T | | | | 8 | | | | CS2 | | | | | | | | rh | | | | | | 7 | | | | 2 | 1 | 0 | | | 0 | )<br>) | , , , , , , , , , , , , , , , , , , , | | LMI | Р | | | r | • | · | | rh | rh | | Field | Bits | Туре | Description | |-------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS2 | 15:8 | rh | Secondary Clock Supervision This bit field is written by hardware by the TCF function and gives the number of measured Start Stop Oscillator clock cycles. | | 0 | 7:2 | r | Reserved<br>Read as 0 <sub>B</sub> . | | LMI | 1 | rh | Last Message Invalid Notification This bit indicates if the last received SPI Message was correctly processed by the device. O <sub>B</sub> : Previous Message was processed correctly. 1 <sub>B</sub> : Previous Message was discarded. | | P | 0 | rh | Parity Bit Odd Parity Bit. | # 4.3 Read / Write Address Ranges Table 4-3 summarizes which register is accessible with a READ command for a given operating mode. Table 4-3 Read Access Validity | | OPM1 | OPM2 | ОРМ3 | OPM4 | OPM5 | ОРМ6 | |--------|------|------|------|-----------------|------|-----------------| | PID | X | Х | Х | Х | Х | Х | | PSTAT | X | Х | Х | X | X | Х | | PSTAT2 | X | Х | Х | Х | Х | Х | | PER | X | Х | Х | Х | Х | Х | | PCFG | X | Х | Х | Х | Х | Х | | PCFG2 | X | X | X | X | X | Х | | PCTRL | X | X | X | X | X | Х | | PCTRL2 | X | X | X | X | X | Х | | PSCR | X | X | X | X | X | Х | | PRW | X | Х | Х | Х | Х | Х | | PPIN | X | X | X | X | Х | Х | | PCS | X | Х | Х | Х | Х | Х | | | | , | , | , | 1 | | | SID | X | Х | Х | X <sup>1)</sup> | Х | X <sup>1)</sup> | | SSTAT | X | Х | Х | X <sup>1)</sup> | X | X <sup>1)</sup> | | SSTAT2 | X | Х | Х | X <sup>1)</sup> | Х | X <sup>1)</sup> | | SER | X | Х | Х | X <sup>1)</sup> | Х | X <sup>1)</sup> | | SCFG | X | Х | Х | X <sup>1)</sup> | Х | X <sup>1)</sup> | | SCFG2 | Х | Х | Х | X <sup>1)</sup> | Х | X <sup>1)</sup> | | SCTRL | Х | Х | Х | X <sup>1)</sup> | Х | X <sup>1)</sup> | | SSCR | X | Х | Х | X <sup>1)</sup> | Х | X <sup>1)</sup> | | SDESAT | X | Х | Х | X <sup>1)</sup> | X | X <sup>1)</sup> | | SOCP | X | Х | Х | X <sup>1)</sup> | X | X <sup>1)</sup> | | SRTTOF | X | Х | Х | X <sup>1)</sup> | X | X <sup>1)</sup> | | SSTTOF | X | Х | Х | X <sup>1)</sup> | X | X <sup>1)</sup> | | SGM1 | X | Х | Х | X <sup>1)</sup> | X | X <sup>1)</sup> | | SGM2 | X | Х | Х | X <sup>1)</sup> | X | X <sup>1)</sup> | | SACLT | X | Х | Х | X <sup>1)</sup> | X | X <sup>1)</sup> | | SCS | Х | Х | Х | X <sup>1)</sup> | X | X <sup>1)</sup> | | | 1 | I | ti. | t | 1 | | <sup>1)</sup> Increased latency time Table 4-4 summarizes which register is accessible with a WRITEL command for a given operating mode. Table 4-4 Write Access Validity | | OPM1 | OPM2 | OPM3 | OPM4 | OPM5 | ОРМ6 | |---------------------|------|------|------|----------|------|----------| | PID | | | | | | | | PSTAT | | | | | | | | PSTAT2 | | | | | | | | PER | | | | | | | | PCFG | | Х | | | | | | PCFG2 <sup>1)</sup> | | Х | | | | | | PCTRL | X | Х | Х | Х | Х | Х | | PCTRL2 | Х | Х | Х | Х | Х | Х | | PSCR | | Х | | | | | | PRW | X | Х | Х | X | Х | Х | | PPIN | | | | | | | | PCS | | | | | | | | | | 1 | 1 | <u>"</u> | 1 | <u>"</u> | | SID | | | | | | | | SSTAT | | | | | | | | SSTAT2 | | | | | | | | SER | | | | | | | | SCFG | | Х | | | | | | SCFG2 <sup>2)</sup> | | Х | | | | | | SCTRL | | | | | | | | SSCR | | Х | | | | | | SDESAT | | Х | | | | | | SOCP | | Х | | | | | | SRTTOF | | Х | | | | | | SSTTOF | | Х | | | | | | SGM1 | | | | | | | | SGM2 | | | | | | | | SACLT | | Х | | | | | | SCS | | | | | | | <sup>1)</sup> Write access only allowed if PCFG.CFG1 is set <sup>2)</sup> Write access only allowed if SCFG.CFG2 is set # 5 Specification # 5.1 Typical Application Circuit **Table 5-1** Component Values | Parameter | Symbol | | Values | • | Unit | Note / Test Condition | | |---------------------------------------------------|--------------------|---------|--------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Decoupling Capacitance<br>(Between VEE2 and GND2) | C <sub>d</sub> | 2 x 0.5 | 11 | - | μF | 10μF capacitance next to the power supply source (e.g. flyback converter). 1 μF close to the device. It is strongly recommended to have at least two capacitances close to the device (e.g. 2 x 500nF). | | | Decoupling Capacitance (Between VCC2 and GND2) | C <sub>d</sub> | - | 11 | - | μF | 10µF capacitance next to the power supply source (e.g. flyback converter). 1 µF close to the device. | | | Decoupling Capacitance<br>(Between VCC1 and GND1) | C <sub>d</sub> | - | 11 | - | μF | 10µF capacitance next to the power supply source (e.g. flyback converter). 1 µF close to the device. | | | Series Resistance | R <sub>s1</sub> | 0 | 1 | - | kΩ | | | | Pull-up Resistance | R <sub>pu1</sub> | - | 10 | - | kΩ | | | | Filter Resistance | R <sub>1</sub> | - | 1 | - | kΩ | | | | Filter Capacitance | C <sub>1</sub> | - | 47 | - | pF | | | | Reference Resistance | R <sub>ref1</sub> | - | 26.71) | - | kΩ | high accuracy, as close as possible to the device | | | Reference Capacitance | C <sub>ref1</sub> | - | 100 | - | pF | As close as possible to the device. | | | Pull-up Resistance | $R_{pu2}$ | - | 10 | - | kΩ | | | | Reference Resistance | R <sub>ref2</sub> | - | 23.7 | - | kΩ | high accuracy, as close as possible to the device | | | Reference Capacitance | C <sub>ref2</sub> | - | 100 | - | pF | As close as possible to the device | | | DESAT filter Resistance | R <sub>desat</sub> | 1 | 3 | - | kΩ | Depends on required response time. | | | DESAT filter Capacitance | C <sub>desat</sub> | - | n/a | - | nF | Depends on required response time. | | | <b>DESAT</b> Diode | D <sub>desat</sub> | - | n/a | - | - | HV diode. | | | OSD Filter Resistance | R <sub>osd</sub> | - | 1 | - | kΩ | | | | OSD Filter Capacitance | C <sub>osd</sub> | - | 47 | - | pF | | | | Sense Resistance | R <sub>sense</sub> | - | n/a | - | Ω | Depends on IGBT specification. | | Table 5-1 Component Values (cont'd) | Parameter | Symbol | Values | | | Unit | Note / Test Condition | | |-----------------------------|------------------------------------------------|--------|------|------|------|-------------------------------------|--| | | | Min. | Тур. | Max. | | | | | OCP filter Resistance | R <sub>ocp</sub> | - | n/a | - | Ω | Depends on required response time. | | | OCP filter Capacitance | C <sub>ocp</sub> | - | n/a | - | nF | Depends on required response time. | | | OCPG resistance | R <sub>ocpg</sub> | 0 | - | 100 | Ω | | | | DACLP filter Resistance | R <sub>daclp</sub> | - | 1 | - | kΩ | | | | DACLP filter Capacitance | C <sub>daclp</sub> | - | 470 | - | pF | | | | NUV2 Filter Resistance | R <sub>2</sub> | - | n/a | - | Ω | Depends on required response time. | | | NUV2 Filter Capacitance | C <sub>2</sub> | - | - | 100 | pF | | | | Active Clamping Resistance | R <sub>acl1</sub> | - | n/a | - | Ω | Depends on application requirements | | | Active Clamping Resistance | R <sub>acl2</sub> | - | n/a | - | kΩ | Depends on application requirements | | | Active Clamping Capacitance | C <sub>acli</sub> | - | n/a | - | nF | Depends on application requirements | | | TVS Diode | D <sub>tvsacl1</sub> ,<br>D <sub>tvsacl2</sub> | - | n/a | - | - | Depends on application requirements | | | Active Clamping Diode | D <sub>acl</sub> | - | n/a | - | - | Depends on application requirements | | | ACLI Clamping Diode | D <sub>acl2</sub> | - | n/a | - | - | Depends on application requirements | | | VREG Capacitance | C <sub>vreg</sub> | | 1 | | μF | As close as possible to the device | | | GATE Resistance | $R_{gon}$ | 0.5 | - | - | Ω | | | | GATE Resistance | $R_{goff}$ | 0.5 | - | - | Ω | | | | GATE Clamping Diode | D <sub>gcl1</sub> | - | n/a | - | - | 2) | | | GATE Clamping Diode | D <sub>gcl2</sub> | - | n/a | - | - | E.g. Schottky Diode. 2) | | | GATE Series Resistance | R <sub>gate</sub> | 0 | 10 | - | Ω | Optional component. | | | VEE2 Clamping Diode | D <sub>gcl3</sub> | - | n/a | - | - | E.g. Schottky Diode. 2) | | <sup>1) 26.1</sup> kOhm can also be used <sup>2)</sup> Characteristics of this components are application specific. Figure 5-1 Typical Application Example Note: Components marked with (\*) are optional. # 5.2 Absolute Maximum Ratings Stress above the maximum values listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Table 5-2 Absolute Maximum Ratings<sup>1)</sup> | Parameter | Symbol | Values | | | | Note / Test Condition | | |--------------------------------------------------------------------------------|----------------------|-----------------------|------|-----------------------|----|----------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Junction temperature | T <sub>JUNC</sub> | -40 | - | 150 | °C | | | | Storage temperature | T <sub>STO</sub> | -55 | - | 150 | °C | | | | Positive power supply (primary) | V <sub>CC1</sub> | -0.3 | - | 6.0 | V | Referenced to GND1 | | | Positive power supply (secondary) | V <sub>CC2</sub> | -0.3 | - | 28 | V | Referenced to GND2 | | | Negative power supply | $V_{EE2}$ | -13 | - | 0.3 | V | Referenced to GND2 | | | Power supply voltage difference (secondary) V <sub>CC2</sub> -V <sub>EE2</sub> | V <sub>DS2</sub> | - | - | 40 | V | | | | Voltage on any I/O pin on primary side except INP, INSTP, EN/FEN | V <sub>IN1</sub> | -0.3 | - | 6.0 | V | Referenced to GND1 | | | Voltage on INP, INSTP, EN/FEN pins | V <sub>INR1</sub> | -0.3 | - | 6.0 | V | Referenced to REF0 | | | Voltage difference between REF0 and GND1 | $V_{DG1}$ | -5 | - | 5 | V | | | | Voltage difference between OCPG and GND2 | V <sub>OCPG2</sub> | -0.3 | - | 0.3 | V | | | | Output current on push-pull I/O on primary side | I <sub>OUTPP1</sub> | - | - | 20 | mA | | | | Output current on push-pull I/O on secondary side | I <sub>OUTPP2</sub> | - | - | 5 | mA | | | | Output current on open drain I/O on primary side | I <sub>OUTOD1</sub> | - | - | 20 | mA | | | | Output current on pin OSD, NUV2 | I <sub>OUTOD2</sub> | - | - | 5 | mA | | | | Voltage on 5 V pin on secondary side. | V <sub>IN52</sub> | -0.3 | - | 6.5 | V | Referenced to GND2 | | | Voltage on 15 V pin on secondary side. | V <sub>IN152</sub> | V <sub>EE2</sub> -0.3 | - | V <sub>CC2</sub> +0.3 | V | Referenced to GND2, except DESAT | | | Voltage on <b>DESAT</b> pin. | V <sub>INDESAT</sub> | -0.3 | - | 20 | V | Referenced to GND2 | | | ESD Immunity | V <sub>ESD</sub> | - | - | 2 | kV | HBM <sup>2)</sup> | | | | | - | - | 750 | V | CDM <sup>3)</sup> , pins 1, 16, 17, 36 | | | | | | | 500 | V | CDM <sup>3)</sup> , all other pins | | | MSL Level | MSL | n.a. | 3 | n.a. | | | | <sup>1)</sup> Not subject to production test. Absolute maximum Ratings are verified by design / characterization. <sup>2)</sup> According to EIA/JESD22-A114-B. <sup>3)</sup> According to JESD22-C101-C. ## 5.3 Operating range The following operating conditions must not be exceeded in order to ensure correct operation of the 1EDI2002AS. All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed. **Table 5-3 Operating Conditions** | Parameter | Symbol | Values | | | Unit | Note / Test Condition | | |-----------------------------------|-----------------------|--------|------|------|-------|----------------------------------|--| | | | Min. | Тур. | Max. | | | | | Ambient temperature | T <sub>amb</sub> | -40 | - | 125 | °C | | | | Positive power supply (primary) | V <sub>CC1</sub> | 4.65 | 5.0 | 5.5 | V | Referenced to GND1 <sup>1)</sup> | | | Positive power supply (secondary) | V <sub>CC2</sub> | 13.0 | 15.0 | 18.0 | V | Referenced to GND2 <sup>2)</sup> | | | Negative power supply | $V_{EE2}$ | -10.0 | -8.0 | -5.0 | V | Referenced to GND2 <sup>3)</sup> | | | PWM switching frequency | f <sub>sw</sub> | - | - | 30 | kHz | 4) | | | Common Mode Transient Immunity | dV <sub>ISO</sub> /dt | -50 | - | 50 | kV/μs | At 500 V <sup>5)</sup> | | - 1) Deterministic and correct operation of the device is ensured down to V<sub>UVLO1L</sub>. - 2) Deterministic and correct operation of the device is ensured down to V<sub>UVLO2L</sub> and up to 28V. - 3) Deterministic and correct operation of the device is ensured up to 0.3V. - 4) Maximum junction temperature of the device must not be exceeded. - 5) Not subject to production test. This parameter is verified by design / characterization. #### 5.4 Thermal Characteristics The indicated thermal parameters apply to the full operating range, unless otherwise specified. Table 5-4 Thermal Characteristics | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |----------------------------------------------|----------------------|--------|------|------|------|----------------------------------------| | | | Min. | Тур. | Max. | | | | Thermal Resistance Junction to Ambient | R <sub>THJA</sub> | - | 60 | - | K/W | T <sub>amb</sub> =25°C <sup>1)</sup> | | Thermal Resistance Junction to Case (bottom) | R <sub>THJCBOT</sub> | - | - | 41 | K/W | T <sub>amb</sub> =25°C <sup>1)</sup> , | <sup>1)</sup> Not subject to production test. This parameter is verified by design / characterization. #### 5.5 Electrical Characteristics The indicated electrical parameters apply to the full operating range, unless otherwise specified. # 5.5.1 Power Supply **Table 5-5 Power Supplies Characteristics** | Parameter | Symbol | Values | | | Unit | Note / Test Condition | | |--------------------------------------|-----------------------|--------|--------|-------|------|----------------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | UVLO1 Threshold High | V <sub>UVLO1H</sub> | 4.20 | 4.45 | 4.65 | V | Referenced to GND1 | | | UVLO1 Threshold Low | V <sub>UVLO1L</sub> | 4.15 | 4.40 | 4.60 | V | Referenced to GND1 | | | UVLO1 Hysteresis | V <sub>UVLO1HYS</sub> | 40 | 70 | 100 | mV | | | | UVLO2 Threshold High | V <sub>UVLO2H</sub> | 11.5 | 12.5 | 13.0 | ٧ | Referenced to GND2 | | | UVLO2 Threshold Low | V <sub>UVLO2L</sub> | 11.0 | 11.7 | 12.5 | ٧ | Referenced to GND2 | | | UVLO2 Hysteresis | V <sub>UVLO2HYS</sub> | 500 | 850 | - | mV | | | | OVLO2 Threshold High | V <sub>OVLO2H</sub> | 18.5 | 19.14 | 20 | ٧ | Referenced to GND2 | | | OVLO2 Threshold Low | V <sub>OVLO2L</sub> | 18.5 | 19.10 | 20 | ٧ | Referenced to GND2 | | | UVLO3 Threshold High | V <sub>UVLO3H</sub> | -12.0 | -10.99 | -10.0 | ٧ | Referenced to GND2 | | | UVLO3 Threshold Low | V <sub>UVLO3L</sub> | -12.0 | -11.02 | -10.0 | ٧ | Referenced to GND2 | | | OVLO3 Threshold High | V <sub>OVLO3H</sub> | -5.0 | -3.99 | -3.0 | ٧ | Referenced to GND2 | | | OVLO3 Threshold Low | V <sub>OVLO3L</sub> | -5.0 | -4.02 | -3.0 | ٧ | Referenced to GND2 | | | V <sub>CC2</sub> Reset Level | V <sub>RST2</sub> | 7.9 | 8.3 | 8.8 | ٧ | Referenced to GND2 | | | Quiescent Current Input Chip | I <sub>Q1</sub> | - | 8.0 | 10.0 | mA | V <sub>CC1</sub> =5.5V, all I/Os inactive, OPM0 | | | Quiescent Current Output Chip (VCC2) | I <sub>QVCC2</sub> | - | 11.4 | 14.0 | mA | V <sub>CC2</sub> =18V, V <sub>EE2</sub> =-10V,a<br>I/Os inactive, OPM0 | | | Quiescent Current Output Chip (VEE2) | I <sub>QVEE2</sub> | -4.6 | -1.1 | - | mA | V <sub>CC2</sub> =18, V <sub>EE2</sub> =-10V,all<br>I/Os inactive, OPM0 | | | VCC1 ramp-up / down slew rate | t <sub>RP1</sub> | - | - | 0.5 | V/ms | Absolute value | | | VCC2 ramp-up / down slew rate | t <sub>RP2</sub> | - | - | 1.5 | V/ms | Absolute value | | | VEE2 ramp-up / down slew rate | t <sub>RP3</sub> | - | - | 0.8 | V/ms | Absolute value | | | Power Dissipation - Primary Chip | P <sub>DIS1</sub> | - | 37 | - | mW | T <sub>AMB</sub> =25°C, V <sub>CC1</sub> = 5V,a<br>I/Os inactive, OPM0 | | | Power Dissipation - Secondary Chip | P <sub>DIS2</sub> | - | 170 | - | mW | $T_{AMB}$ =25°C, $V_{CC2}$ = 15\ $V_{EE21}$ = -8V, all I/Os inactive, OPM0 | | ## 5.5.2 Internal Oscillators Table 5-6 Internal Oscillators | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |-----------------------------------------------------------------|-----------------------------------------|--------|------|------|------|----------------------------------| | | | Min. | Тур. | Max. | | | | Primary main oscillator frequency | f <sub>clk1</sub> | 14.0 | 16.6 | 19.1 | MHz | Resistances on pin IREF1 nominal | | Secondary main oscillator / Start-<br>Stop Oscillator Frequency | f <sub>clk2</sub> , f <sub>clkst2</sub> | 15.0 | 17.1 | 19.0 | MHz | Resistances on pin IREF2 nominal | # 5.5.3 Primary I/O Electrical Characteristics Table 5-7 Electrical Characteristics for Pins: INP, INSTP, EN/FEN | Parameter | Symbol | | Values | 3 | Unit | Note / Test Condition | |-----------------------------------------------------------------------------------------------------|----------------------|----------------------|--------|----------------------|------|-----------------------| | | | Min. | Тур. | Max. | | | | Low Input Voltage | V <sub>INPRL1</sub> | 0 | - | 0.3xV <sub>CC1</sub> | V | Referenced to REF0 | | High Input Voltage | V <sub>INPRH1</sub> | 0.7xV <sub>CC1</sub> | - | V <sub>CC1</sub> | V | Referenced to REF0 | | Weak pull down resistance INP, INSTP, EN/FEN | R <sub>PDIN1</sub> | 20 | - | 100 | kΩ | To REF0 | | Input Current | I <sub>INPR1</sub> | - | - | 300 | μΑ | | | Input Pulse Suppression | t <sub>INPS1</sub> | - | 20 | - | ns | 1) | | Time between <b>EN/FEN</b> valid and <b>INP</b> High Level | t <sub>INPEN</sub> | 8 | - | - | μs | See Chapter 2.4.3 | | INP High / Low Duration | t <sub>INPPD</sub> | 250 | - | - | ns | 1) | | INSTP High / Low Duration | t <sub>INSTPPD</sub> | 250 | - | - | ns | 1) | | Duration between <b>EN/FEN</b> valid-to-invalid transition and the next invalid-to-valid transition | t <sub>ENINV</sub> | 8 | - | - | μs | 1) | <sup>1)</sup> Not subject to production test. This parameter is verified by design / characterization. Table 5-8 Electrical Characteristics for Pins: NRST/RDY, SCLK, SDI, NCS, DIO1 (input) | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | |------------------------------------------------------------------------------|---------------------|----------------------|-------|----------------------|------|-----------------------------------------| | | | Min. | Тур. | Max. | | | | Low Input Voltage | V <sub>INPL1</sub> | 0 | - | 0.3xV <sub>CC1</sub> | V | Referenced to GND1 | | High Input Voltage | V <sub>INPH1</sub> | 0.7xV <sub>CC1</sub> | - | V <sub>CC1</sub> | V | Referenced to GND1 | | Weak pull up resistance to SCLK, SDI, NCS | R <sub>PUSPI1</sub> | 26.5 | - | 100 | kΩ | To VCC1. | | Weak pull down resistance on DIO1 | R <sub>PDDIO1</sub> | 26.5 | - | 100 | kΩ | To GND1, | | Input Current | I <sub>INP1</sub> | - | - | 400 | μΑ | | | NRST/RDY Output Voltage in Non- | V <sub>OUTNR</sub> | - | - | 1 | V | $V_{cc1}$ =5V, $I_{load}$ = 2 mA | | Ready conditions. | | - | 0.7 | 1 | V | $V_{cc1} = 0V$ , $I_{load} = 500 \mu A$ | | NRST/RDY driven-active time after power supplies are within operating range. | t <sub>RST</sub> | - | 15.4 | - | μs | 1) | | NRST/RDY minimum activation time. | t <sub>RSTAT</sub> | 10 | - | - | μs | | <sup>1)</sup> Not subject to production test. This parameter is verified by design / characterization. Table 5-9 Electrical Characteristics for Pins: SDO, DOUT, DIO1 (output) | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |---------------------|---------------------|--------|------|------|------|-------------------------| | | | Min. | Тур. | Max. | | | | Low Output Voltage | V <sub>OUTPL1</sub> | - | - | 0.5 | V | I <sub>load</sub> = 5mA | | High Output Voltage | V <sub>OUTPH1</sub> | 3.85 | - | - | V | $I_{load} = 5mA$ | #### Table 5-10 Electrical Characteristics for Pins: NFLTA, NFLTB | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |--------------------|---------------------|--------|------|------|------|------------------------| | | | Min. | Тур. | Max. | | | | Low Output Voltage | V <sub>OUTDL1</sub> | - | - | 0.5 | V | I <sub>SINK</sub> =5mA | # 5.5.4 Secondary I/O Electrical Characteristics Table 5-11 Electrical Characteristics for Pins: GATE, DESAT | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | |-------------------------------|----------------------|-----------|-------|---------------------|------|----------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | DESAT Input voltage range | V <sub>15DESAT</sub> | 0 | - | V <sub>CC2</sub> | V | Referenced to GND2 1) 2) | | GATE Input voltage range | V <sub>15GATE</sub> | $V_{EE2}$ | - | V <sub>CC2</sub> | V | Referenced to GND2 2) | | GATE Passive Clamping Voltage | V <sub>PCLPG</sub> | - | - | V <sub>EE2</sub> +1 | V | Secondary chip not supplied, I <sub>CLAMP</sub> =10 mA. | | GATE Passive Clamp Current | I <sub>PCLPG</sub> | 5 | - | - | mA | Secondary chip not supplied, V <sub>GATE</sub> =V <sub>EE2</sub> +2V | <sup>1)</sup> Pin is robust against negative transient Table 5-12 Electrical Characteristics for Pins: TON, TOFF | Parameter | Symbol | Values | | | | Note / Test Condition | |--------------------------|--------------------|-----------------------|------|-----------------------|---|---------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Output Voltage High | V <sub>15OH2</sub> | V <sub>CC2</sub> -1 | - | V <sub>CC2</sub> +0.3 | V | Referenced to GND2 | | Output Voltage Low | V <sub>15OL2</sub> | V <sub>EE2</sub> -0.3 | - | V <sub>EE2</sub> +1 | V | Referenced to GND2 | | Source / Sink Current | I <sub>15O2</sub> | 1 | - | - | Α | Pin TOFF / TON1) | | Passive Clamping Voltage | V <sub>PCLP</sub> | - | - | V <sub>EE2</sub> +2 | V | Secondary chip not supplied, I <sub>CLAMP</sub> =10 mA. | <sup>1)</sup> Not subject to production test. This parameter is verified by design / characterization. Table 5-13 Electrical Characteristics for Pins: OSD, DEBUG, DIO2 (input) | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | |--------------------------------|---------------------|------|-------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | Low Input Voltage | V <sub>5INL2</sub> | 0 | - | 1.5 | V | Referenced to GND2 | | High Input Voltage | V <sub>5INH2</sub> | 3.5 | - | 5.5 | V | Referenced to GND2 | | Weak pull down on DIO2 | R <sub>PDDIO2</sub> | 40 | 100 | 175 | kΩ | To GND2. | | Weak pull down on <b>DEBUG</b> | R <sub>PDIN2</sub> | 40 | 100 | 175 | kΩ | To GND2. | | Weak pull down on OSD | R <sub>PDOSD2</sub> | 60 | 100 | 175 | kΩ | To GND2 | <sup>2)</sup> Not subject to production test. This parameter is verified by design / characterization. Table 5-14 Electrical Characteristics for Pin: NUV2 | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |--------------------|---------------------|--------|------|------|------|---------------------------------------------------| | | | Min. | Тур. | Max. | | | | Low Output Voltage | V <sub>OUTDL2</sub> | 0 | - | 0.5 | V | I <sub>SINK</sub> =5mA, Referenced to <b>GND2</b> | #### Table 5-15 Electrical Characteristics for Pins: DACLP, DIO2 (output) | Parameter | Symbol | | Value | s | Unit | Note / Test Condition | |---------------------|-------------------|------|-------|------|------|--------------------------------------------| | | | Min. | Тур. | Max. | | | | Output Voltage High | V <sub>5OH2</sub> | 4.0 | - | 5.25 | V | Referenced to GND2,I <sub>LOAD</sub> = 2mA | | Output Voltage Low | V <sub>5OL2</sub> | 0 | - | 0.5 | V | Referenced to GND2,I <sub>LOAD</sub> = 2mA | #### Table 5-16 Electrical Characteristics for Pin: VREG | Parameter | Symbol | | Values | | | Note / Test Condition | |---------------------------|-------------------|------|--------|------|----|----------------------------------------------------| | | | Min. | Тур. | Max. | | | | VREG output voltage range | $V_{REG2}$ | 4.75 | 5 | 5.30 | V | Referenced to <b>GND2</b> , C <sub>LOAD</sub> =1µF | | VREG output DC current | I <sub>REG2</sub> | - | - | 525 | μΑ | 1) | <sup>1)</sup> Not subject to production test. This parameter is verified by design / characterization. # 5.5.5 Switching Characteristics **Table 5-17 Switching Characteristics** | Parameter | Symbol | | Values | <b>;</b> | Unit | Note / Test Condition | |---------------------------------------------------------------------------------------|-----------------------|--------|--------|----------|------|------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Input to Output Propagation Delay<br>ON | t <sub>PDON</sub> | 175 | 215 | 255 | ns | V <sub>CC1</sub> =5V, V <sub>CC2</sub> =15V,<br>V <sub>EE2</sub> =-8V | | Input to Output Propagation Delay<br>OFF | t <sub>PDOFF</sub> | 175 | 215 | 255 | ns | V <sub>CC1</sub> =5V, V <sub>CC2</sub> =15V,<br>V <sub>EE2</sub> =-8V | | Input to Output Propagation Delay Distortion (t <sub>PDOFF</sub> -t <sub>PDON</sub> ) | t <sub>PDISTO</sub> | -20 | 0 | 40 | ns | V <sub>CC1</sub> =5V, V <sub>CC2</sub> =15V,<br>V <sub>EE2</sub> =-8V | | Input to Output Propagation Delay Distortion Variation for two consecutive pulses | t <sub>PDISTOV</sub> | - | 25 | - | ns | V <sub>CC1</sub> =5V, V <sub>CC2</sub> =15V,<br>V <sub>EE2</sub> =-8V, T <sub>JUNC</sub> =25°C | | Rise Time | t <sub>RISE</sub> | - | 120 | 205 | ns | $V_{CC1}$ =5V, $V_{CC2}$ =15V, $V_{EE2}$ =-8V, $C_{LOAD}$ = 10nF 10%-90% | | | | - | 30 | 50 | ns | V <sub>CC1</sub> =5V, V <sub>CC2</sub> =15V,<br>V <sub>EE2</sub> =-8V, no Load, 90%<br>10% | | all Time | t <sub>FALL</sub> | - | 150 | 235 | ns | $V_{CC1}$ =5V, $V_{CC2}$ =15V, $V_{EE2}$ =-8V, $C_{LOAD}$ = 10nF 90%-10% | | | | - | 60 | 100 | ns | V <sub>CC1</sub> =5V, V <sub>CC2</sub> =15V,<br>V <sub>EE2</sub> =-8V, no Load, 90%<br>10% | | TTOFF Plateau level | $V_{GPOF0}$ | 9.250 | 9.740 | 10.250 | V | Referenced to GND2, | | | $V_{GPOF1}$ | 9.335 | 9.820 | 10.335 | V | measured at pin TON | | | | | | ••• | | (shorted with <b>TOFF</b> )<br>VCC2=15V,T <sub>JUNC</sub> =25°C, | | | $V_{GPOF14}$ | 10.440 | 10.95 | 11.440 | V | no VBE Compensation. | | | $V_{GPOF15}$ | 11.1 | 11.7 | 12.3 | V | | | TTOFF Plateau level | $V_{GPOF0}$ | 8.600 | 9.08 | 9.600 | V | Referenced to GND2, | | | V <sub>GPOF1</sub> | 8.685 | 9.16 | 9.685 | V | measured at pin TON | | | | | | | | (shorted with <b>TOFF</b> )<br>VCC2=15V,T <sub>JUNC</sub> =25°C, | | | V <sub>GPOF14</sub> | 9.790 | 10.28 | 10.790 | V | with VBE Compensation. | | | V <sub>GPOF15</sub> | 10.4 | 11.0 | 11.6 | V | · | | Variation from configured $V_{TTOFF}$ @ $T_J$ = - 40°C | dV <sub>Tm40</sub> | - | 40 | - | mV | 1) | | Variation from configured V <sub>TTOFF</sub> @<br>T <sub>J</sub> = 150°C | dV <sub>T150</sub> | - | -80 | - | mV | 1) | | TTOFF decrease rate | t <sub>SLEW</sub> | - | 9 | - | V/µs | | | TTOFF delay deviation from nominal value | t <sub>DEVTTOFF</sub> | -100 | 0 | 100 | ns | For a target time of 2µs using the TCF. <sup>1)</sup> | **Table 5-17 Switching Characteristics** (cont'd) | Parameter | Symbol | | Values | | Unit | Note / Test Condition | | |---------------------------------|--------------------|-------|---------------------|-------|------|--------------------------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | TTOFF (Regular) Plateau Time | t <sub>TTOFF</sub> | 2.00 | 2.22 | 2.54 | μS | SRTTOF.RTVAL=26 <sub>H</sub> , assuming no TCF. | | | Gate Voltage Reference 1 | $V_{GATE1}$ | - | V <sub>EE2</sub> +2 | - | V | Measured at pin GATE | | | Gate Voltage Reference 2 | $V_{GATE2}$ | - | V <sub>CC2</sub> -3 | - | V | Measured at pin GATE | | | Output Stage Monitoring (TON) | $V_{OSMON}$ | - | V <sub>CC2</sub> -3 | - | V | | | | Output Stage Monitoring (TOFF) | V <sub>OSMOF</sub> | - | V <sub>EE2</sub> +2 | - | ٧ | | | | Active Clamping Activation Time | t <sub>ACL</sub> | 2.00 | 2.22 | 2.54 | μS | Default value of bit field SACLT.AT. | | | WTO & TTON Plateau Level | $V_{GPON0}$ | 8.65 | 9.25 | 9.95 | V | Referenced to GND2, | | | | $V_{GPON1}$ | 9.85 | 10.5 | 11.25 | V | measured at pin TON | | | | $V_{GPON2}$ | 10.75 | 11.4 | 12.1 | V | (shorted with <b>TOFF</b> ) VCC2=15V,T <sub>JUNC</sub> =25°C, no VBE Compensation. | | | WTO & TTON Plateau Level | $V_{GPON0}$ | 9.15 | 9.9 | 10.75 | V | Referenced to GND2, | | | | $V_{GPON1}$ | 10.4 | 11.0 | 11.6 | V | measured at pin TON | | | | $V_{GPON2}$ | 11.1 | 11.6 | 12.2 | V | (shorted with <b>TOFF</b> ) VCC2=15V,T <sub>JUNC</sub> =25°C, with VBE Compensation. | | | TTON Delay | t <sub>TTON</sub> | 0.78 | 0.88 | 1.00 | μs | SCFG2.TTOND=F <sub>H</sub> , assuming no TCF. | | <sup>1)</sup> Not subject to production test. Parameters are verified by design / characterization. ### 5.5.6 Desaturation Protection Table 5-18 **DESAT** characteristics | Parameter | Symbol | Values | | | Unit | <b>Note / Test Condition</b> | | | |------------------------------------------------------------|-----------------------|--------|------|-------|------|---------------------------------------------------------------------------------------------|--|--| | | | Min. | Тур. | Max. | | | | | | DESAT Reference Level | V <sub>DESAT0</sub> | 8.4 | 9 | 9.4 | V | V <sub>CC2</sub> =15V, V <sub>EE2</sub> =-8V | | | | | $V_{DESAT1}$ | 9.25 | 10 | 10.45 | V | | | | | | $V_{DESAT2}$ | 7.4 | 8 | 8.4 | V | | | | | | V <sub>DESAT3</sub> | 6.5 | 7 | 7.5 | V | - | | | | DESAT Pull-up Resistance | R <sub>PUDSAT2</sub> | 19.5 | 30 | 50 | kΩ | to VCC2 | | | | <b>DESAT</b> Low Voltage | V <sub>DESATL</sub> | - | 200 | - | mV | Referenced to <b>GND2</b> ,<br>Desat clamping enabled,<br>I <sub>sink</sub> = 5mA. | | | | <b>DESAT</b> blanking time deviation from programmed value | dt <sub>DESATBL</sub> | -20 | - | +20 | % | After transition of the PWM command, assuming a 1 µs programmed blanking time <sup>1)</sup> | | | <sup>1)</sup> Not subject to production test. Parameters are verified by design / characterization. #### 5.5.7 Overcurrent Protection Table 5-19 OCP characteristics | Parameter | Symbol | Values | | | Unit | Note / Test Condition | | |---------------------------------------------------|---------------------|--------|------|------|------|---------------------------------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | OC error detection threshold | V <sub>OCPD1</sub> | 270 | 300 | 330 | mV | Referenced to OCPG | | | OC current warning detection threshold | V <sub>OCPD2</sub> | 35 | 50 | 70 | mV | Referenced to OCPG | | | OCP blanking time deviation from programmed value | dt <sub>OCPBL</sub> | -20 | - | +20 | % | After transition of the PWM command, assuming a 1 µs programmed blanking time <sup>1)</sup> | | | OCP Pull-up Resistance | R <sub>PUOCP2</sub> | 40 | 100 | 175 | kΩ | to internal 5V reference. | | <sup>1)</sup> Not subject to production test. Parameters are verified by design / characterization. # 5.5.8 Low Latency Digital Channel Table 5-20 Digital channel characteristics | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |-------------------------------------------------------------|---------------------|--------|------|------|------|----------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Input to output propagation time ON (secondary to primary) | t <sub>DSPON</sub> | - | 2.0 | 4.5 | μs | PCFG2.DIO1=1 <sub>B</sub> ,<br>SCFG2.DIO2=0 <sub>B</sub> | | Input to output Propagation time OFF (secondary to primary) | t <sub>DSPOFF</sub> | - | 2.0 | 4.5 | μs | | | Input to output propagation time ON (primary to secondary) | t <sub>DPSON</sub> | - | 2.0 | 4.5 | μs | PCFG2.DIO1=0 <sub>B</sub> ,<br>SCFG2.DIO2=1 <sub>B</sub> | | Input to output Propagation time OFF (primary to secondary) | t <sub>DPSOFF</sub> | - | 2.0 | 4.5 | μs | | ## 5.5.9 **DOUT** Table 5-21 Data Out characteristics | Parameter | Symbol | Values | | | Values | | | Unit | Note / Test Condition | |--------------------------------------------------------|---------------------|--------|------|------|--------|--|--|------|-----------------------| | | | Min. | Тур. | Max. | | | | | | | DESAT comparator output transition to DOUT transition. | t <sub>SPDOUT</sub> | - | 2.0 | 4.5 | μs | | | | | # 5.5.10 Over temperature Warning **Table 5-22 Over temperature Warning Characteristics** | Parameter | Symbol | Values | | | Unit | Note / Test Condition | |--------------------------------|--------------------|--------|------|------|------|-----------------------| | | | Min. | Тур. | Max. | | | | Threshold Junction Temperature | T <sub>j_ovt</sub> | 140 | - | - | °C | 1) | <sup>1)</sup> Not subject to back-end test # 5.5.11 Error Detection Timing **Table 5-23 Error Detection Timing** | Parameter | Symbol | Values | | | Unit | Note / Test Condition | | |---------------------------------------------------------|------------------------|--------|------|------|------|-----------------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | Dead Time for Shoot Through Protection | t <sub>DEAD</sub> | 840 | - | 1200 | ns | Default value of bit field PCFG2.STPDEL | | | Class A event detection to <b>NFLTA</b> activation | t <sub>AFLTA</sub> | - | 2 | 4.5 | μS | | | | Class A event detection to turn off sequence activation | t <sub>OFFCLA</sub> | - | - | 400 | ns | V <sub>TOFF</sub> =V <sub>CC2</sub> - 1 V | | | DESAT event detection to turn off sequence activation | t <sub>OFFDESAT2</sub> | - | - | 430 | ns | V <sub>TOFF</sub> =V <sub>CC2</sub> - 1 V, after blanking time elapsed | | | OCP event occurrence to turn off sequence activation | t <sub>OFFOCP2</sub> | - | 110 | 130 | ns | V <sub>TOFF</sub> =V <sub>CC2</sub> - 1 V, after blanking time elapsed | | | Class B event detection to NFLTB activation | t <sub>BFLTB</sub> | - | 2 | 4.5 | μS | | | | Class B event detection to turn off sequence activation | t <sub>OFFCLB2</sub> | - | - | 400 | ns | V <sub>TOFF</sub> =V <sub>CC2</sub> - 1 V <sup>1)</sup> | | | Verification Mode time out | t <sub>VMTO</sub> | - | 15 | - | ms | After a transition from OPM2 to OPM5, SCFG.TOSEN = 0 <sub>B</sub> | | | | | - | 60 | - | ms | After a transition from OPM2 to OPM5, SCFG.TOSEN = 1 <sub>B</sub> | | | Gate Monitoring time out | t <sub>GMTO</sub> | - | 15.0 | - | μs | 1) | | | Life sign error detection time | t <sub>LS</sub> | - | 5 | - | μs | After error condition detected by logic. | | | Output stage monitor inhibit time. | t <sub>OSM</sub> | - | 4 | - | μs | After hard transition 1). | | | EN/FEN half-pulse acceptance window | t <sub>FENW</sub> | 1.20 | | 3.00 | μs | <b>PCFG2.FEN</b> =1 <sub>B</sub> , f <sub>OSC1</sub> =16.6MHz <sup>1)</sup> | | <sup>1)</sup> Verified by design / characterization. Not tested in production. #### 5.5.12 SPI Interface **Table 5-24 SPI Interface Characteristics** | Parameter | Symbol | | Values | S | Unit | Note / Test Condition | |-------------------|----------------------|------|--------|------|------|---------------------------------------| | | | Min. | Тур. | Max. | | | | SPI frame size | N <sub>bit</sub> | N.a. | N*16 | N.a. | bit | N is the daisy chain length | | Baud rate | f <sub>SCLK</sub> | 0.1 | - | 2.0 | MHz | Standard SPI configuration, 1) | | | | 0.1 | - | 1.8 | MHz | Daisy chain configuration, 1) | | SCLK duty cycle | D <sub>SCLK</sub> | 45 | - | 55 | % | 2) | | SDI set-up time | t <sub>SDIsu</sub> | 65 | - | - | ns | 2) | | SDI hold time | t <sub>SDIh</sub> | 100 | - | - | ns | 2) | | NCS lead time | t <sub>CSlead</sub> | 1 | - | - | μS | 2) | | NCS trail time | t <sub>CStrail</sub> | 1 | - | - | μS | 2) | | NCS inactive time | t <sub>CSinact</sub> | 10 | - | - | μS | 2) | | SDO enable time | t <sub>SDOen</sub> | - | - | 500 | ns | C <sub>load</sub> =20pF <sup>2)</sup> | | SDO disable time | t <sub>SDOdis</sub> | - | - | 1 | μS | C <sub>load</sub> =20pF <sup>2)</sup> | | SDO valid time | t <sub>SDOv</sub> | 10 | - | 185 | ns | $C_{load} = 20pF^{2}$ | - 1) Low Limit verified by design / characterization. Not tested in production. - 2) Verified by design / characterization. Not tested in production. Figure 5-2 SPI Interface Timing #### 5.5.13 Insulation Characteristics Table 5-25 Isolation Characteristics referring to DIN EN 60747-5-2 (VDE 0884 - 2):2003-01 | Description | Symbol | Characteristic | Unit | |-----------------------------------------------------|-------------------|----------------|------------| | Installation classification per EN60664-1, Table 1: | | | | | rated main voltage less than 150 V <sub>rms</sub> | | I - IV | | | rated main voltage less than 300 V <sub>rms</sub> | | 1 - 111 | | | rated main voltage less than 600 V <sub>rms</sub> | | I - II | | | Climatic Classification | | 40 / 125 / 21 | | | Pollution Degree (EN 60664-1) | | 2 | | | Minimum External Clearance | CLR | 8.12 | mm | | Minimum External Creepage | CPG | 8.24 | mm | | Minimum Comparative Tracking Index | CTI | 175 | | | Maximum Repetitive Insulation Voltage | $V_{IORM}$ | 1420 | $V_{PEAK}$ | | Highest Allowable Overvoltage <sup>1)</sup> | $V_{IOTM}$ | 6000 | $V_{PEAK}$ | | Maximum Surge Insulation Voltage | V <sub>IOSM</sub> | 6000 | $V_{PEAK}$ | <sup>1)</sup> Refer to VDE 0884 for a detailed description of Method a and Method b partial discharge Table 5-26 Isolation Characteristics referring to UL 1577 | Description | Symbol | Characteristic | Unit | |---------------------------------|------------------|----------------|------------------| | Insulation Test Voltage / 1 min | V <sub>ISO</sub> | 3750 | V <sub>rms</sub> | | Insulation Test Voltage / 1 sec | V <sub>ISO</sub> | 4500 | V <sub>rms</sub> | **Package Information** # 6 Package Information Figure 6-1 Package Dimensions Figure 6-2 Recommended Footprint www.infineon.com